Method of manufacturing semiconductor device having notched gate MOSFET
    1.
    发明授权
    Method of manufacturing semiconductor device having notched gate MOSFET 有权
    具有开槽栅极MOSFET的半导体器件的制造方法

    公开(公告)号:US08044451B2

    公开(公告)日:2011-10-25

    申请号:US12498615

    申请日:2009-07-07

    IPC分类号: H01L29/788

    摘要: Provided is a method of manufacturing a semiconductor device, by which a cell transistor formed on a cell array area of a semiconductor substrate employs a structure in which an electrode in the shape of spacers is used to form a gate and a multi-bit operation is possible using localized bits, and transistors having structures optimized to satisfy different requirements depending upon functions of the transistors can be formed on a peripheral circuit area which is the residual area of the semiconductor substrate. In this method, a cell transistor is formed on the cell array area. The cell transistor includes a notch gate structure, a first channel region formed on a semiconductor substrate under the notch gate structure, a source region and a drain region formed on both sides of the first channel region, a first gate insulation film formed between the first channel region and the notch gate structure, and a memory layer locally formed on areas adjacent to the source and drain regions between the first channel region and the notch gate structure. At the same time that the cell transistor is formed, a plurality of peripheral circuit transistors including at least one transistor having a different structure from the cell transistor are formed on the peripheral circuit area.

    摘要翻译: 提供一种制造半导体器件的方法,通过该方法,形成在半导体衬底的单元阵列区域上的单元晶体管采用其中使用间隔物形状的电极形成栅极并且多位操作是 可能使用局部位,并且可以在作为半导体衬底的剩余区域的外围电路区域上形成具有根据晶体管的功能而被优化以满足不同要求的结构的晶体管。 在该方法中,在单元阵列区域上形成单元晶体管。 单元晶体管包括陷波门结构,在陷波栅结构下形成在半导体衬底上的第一沟道区,形成在第一沟道区的两侧的源区和漏区,形成在第一沟道区之间的第一栅极绝缘膜 沟道区域和陷波门结构,以及局部地形成在与第一沟道区和陷波栅结构之间的源极和漏极区相邻的区域上的存储层。 在形成单元晶体管的同时,在外围电路区域上形成有包含至少一个具有与单元晶体管不同的结构的晶体管的多个外围电路晶体管。

    Method of manufacturing semiconductor device having notched gate MOSFET
    2.
    发明申请
    Method of manufacturing semiconductor device having notched gate MOSFET 审中-公开
    具有开槽栅极MOSFET的半导体器件的制造方法

    公开(公告)号:US20060154421A1

    公开(公告)日:2006-07-13

    申请号:US11329943

    申请日:2006-01-11

    IPC分类号: H01L21/336

    摘要: Provided is a method of manufacturing a semiconductor device, by which a cell transistor formed .on a cell array area of a semiconductor substrate employs a structure in which an electrode in the shape of spacers is used to form a gate and a multi-bit operation is possible using localized bits, and transistors having structures optimized to satisfy different requirements depending upon functions of the transistors can be formed on a peripheral circuit area which is the residual area of the semiconductor substrate. In this method, a cell transistor is formed on the cell array area. The cell transistor includes a notch gate structure, a first channel region formed on a semiconductor substrate under the notch gate structure, a source region and a drain region formed on both sides of the first channel region, a first gate insulation film formed between the first channel region and the notch gate structure, and a memory layer locally formed on areas adjacent to the source and drain regions between the first channel region and the notch gate structure. At the same time that the cell transistor is formed, a plurality of peripheral circuit transistors including at least one transistor having a different structure from the cell transistor are formed on the peripheral circuit area.

    摘要翻译: 提供一种制造半导体器件的方法,通过该半导体器件,在半导体衬底的单元阵列区域中形成的单元晶体管采用其中使用间隔物形状的电极形成栅极和多位操作的结构 可以使用局部位,并且可以在作为半导体衬底的剩余区域的外围电路区域上形成具有根据晶体管的功能而优化以满足不同要求的结构的晶体管。 在该方法中,在单元阵列区域上形成单元晶体管。 单元晶体管包括陷波门结构,在陷波栅结构下形成在半导体衬底上的第一沟道区,形成在第一沟道区的两侧的源区和漏区,形成在第一沟道区之间的第一栅极绝缘膜 沟道区域和陷波门结构,以及局部地形成在与第一沟道区和陷波栅结构之间的源极和漏极区相邻的区域上的存储层。 在形成单元晶体管的同时,在外围电路区域上形成有包含至少一个具有与单元晶体管不同的结构的晶体管的多个外围电路晶体管。

    METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE HAVING NOTCHED GATE MOSFET
    3.
    发明申请
    METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE HAVING NOTCHED GATE MOSFET 有权
    制造具有栅极MOSFET的半导体器件的方法

    公开(公告)号:US20090267137A1

    公开(公告)日:2009-10-29

    申请号:US12498615

    申请日:2009-07-07

    IPC分类号: H01L29/792

    摘要: Provided is a method of manufacturing a semiconductor device, by which a cell transistor formed on a cell array area of a semiconductor substrate employs a structure in which an electrode in the shape of spacers is used to form a gate and a multi-bit operation is possible using localized bits, and transistors having structures optimized to satisfy different requirements depending upon functions of the transistors can be formed on a peripheral circuit area which is the residual area of the semiconductor substrate. In this method, a cell transistor is formed on the cell array area. The cell transistor includes a notch gate structure, a first channel region formed on a semiconductor substrate under the notch gate structure, a source region and a drain region formed on both sides of the first channel region, a first gate insulation film formed between the first channel region and the notch gate structure, and a memory layer locally formed on areas adjacent to the source and drain regions between the first channel region and the notch gate structure. At the same time that the cell transistor is formed, a plurality of peripheral circuit transistors including at least one transistor having a different structure from the cell transistor are formed on the peripheral circuit area.

    摘要翻译: 提供一种制造半导体器件的方法,通过该方法,形成在半导体衬底的单元阵列区域上的单元晶体管采用其中使用间隔物形状的电极形成栅极并且多位操作是 可能使用局部位,并且可以在作为半导体衬底的剩余区域的外围电路区域上形成具有根据晶体管的功能而被优化以满足不同要求的结构的晶体管。 在该方法中,在单元阵列区域上形成单元晶体管。 单元晶体管包括陷波门结构,在陷波栅结构下形成在半导体衬底上的第一沟道区,形成在第一沟道区的两侧的源区和漏区,形成在第一沟道区之间的第一栅极绝缘膜 沟道区域和陷波门结构,以及局部地形成在与第一沟道区和陷波栅结构之间的源极和漏极区相邻的区域上的存储层。 在形成单元晶体管的同时,在外围电路区域上形成有包含至少一个具有与单元晶体管不同的结构的晶体管的多个外围电路晶体管。

    Non-volatile memory device for 2-bit operation and method of fabricating the same
    4.
    发明授权
    Non-volatile memory device for 2-bit operation and method of fabricating the same 失效
    用于2位操作的非易失性存储器件及其制造方法

    公开(公告)号:US07675105B2

    公开(公告)日:2010-03-09

    申请号:US11376518

    申请日:2006-03-15

    IPC分类号: H01L27/108 H01L29/94

    摘要: A non-volatile memory device for 2-bit operation and a method of fabricating the same are provided. The non-volatile memory device includes an active region and a gate extending in a word line direction on a semiconductor substrate, and crossing each other repeatedly; a charge storage layer disposed below the gate, and confined at a portion where the gate and the active region cross; a charge blocking layer formed on the charge storage layer; a tunnel dielectric layer formed below the charge storage layer; first and second source/drain regions formed in the active region exposed by the gate; and first and second bit lines crossing the word line direction. The active region may be formed in a first zigzag pattern and/or the gate may be formed in a second zigzag pattern in symmetry with the first zigzag pattern.

    摘要翻译: 提供了一种用于2位操作的非易失性存储器件及其制造方法。 非易失性存储器件包括在半导体衬底上沿着字线方向延伸的有源区和栅极,并且重复地交叉; 电荷存储层,设置在所述栅极的下方,并限制在所述栅极和所述有源区域交叉的部分; 形成在电荷存储层上的电荷阻挡层; 形成在电荷存储层下面的隧道介电层; 在由栅极暴露的有源区中形成的第一和第二源/漏区; 以及与字线方向交叉的第一和第二位线。 有源区可以形成为第一之字形图案和/或栅极可以以与第一曲折图案对称的第二曲折图案形成。

    Multi-bit multi-level non-volatile memory device and methods of operating and fabricating the same
    5.
    发明授权
    Multi-bit multi-level non-volatile memory device and methods of operating and fabricating the same 有权
    多位多级非易失性存储器件及其操作和制造方法

    公开(公告)号:US07602010B2

    公开(公告)日:2009-10-13

    申请号:US11407133

    申请日:2006-04-19

    IPC分类号: H01L29/792

    摘要: In a non-volatile memory device allowing multi-bit and/or multi-level operations, and methods of operating and fabricating the same, the non-volatile memory device comprises, in one embodiment: a semiconductor substrate, doped with impurities of a first conductivity type, which has one or more fins defined by at least two separate trenches formed in the substrate, the fins extending along the substrate in a first direction; pairs of gate electrodes formed as spacers at sidewalls of the fins, wherein the gate electrodes are insulated from the semiconductor substrate including the fins and extend parallel to the fins; storage nodes between the gate electrodes and the fins, and insulated from the gate electrodes and the semiconductor substrate; source regions and drain regions, which are doped with impurities of a second conductivity type, and are separately formed at least at surface portions of the fins and extend across the first direction of the fins; and channel regions corresponding to the respective gate electrodes, formed at least at surface regions of the sidewalls of the fins between the source and the drain regions.

    摘要翻译: 在允许多位和/或多电平操作的非易失性存储器件及其操作和制造方法中,非易失性存储器件在一个实施例中包括:半导体衬底,掺杂有第一 导电型,其具有由形成在基板中的至少两个分开的沟槽限定的一个或多个散热片,散热片沿第一方向沿着基板延伸; 成对的栅电极在散热片的侧壁处形成为间隔物,其中栅电极与包括散热片的半导体基板绝缘,并平行于翅片延伸; 栅电极和鳍之间的存储节点,并与栅电极和半导体衬底绝缘; 源极区域和漏极区域,其掺杂有第二导电类型的杂质,并且分别形成在鳍片的至少在表面部分并且延伸穿过翅片的第一方向; 以及对应于各个栅电极的沟道区,至少在源极和漏极区之间的翅片的侧壁的表面区域处形成。

    Nonvolatile memory device having multi-bit storage and method of manufacturing the same
    6.
    发明授权
    Nonvolatile memory device having multi-bit storage and method of manufacturing the same 有权
    具有多位存储器的非易失性存储器件及其制造方法

    公开(公告)号:US07511358B2

    公开(公告)日:2009-03-31

    申请号:US11517595

    申请日:2006-09-07

    IPC分类号: H01L29/06

    摘要: Provided are a nonvolatile memory device having multi bit storage and a method of manufacturing the same. The method includes forming a tunneling dielectric layer, a charge storage layer and a charge blocking layer on a fin-active region, forming sacrificial patterns having a groove to open a crossing region of the active region on the charge blocking layer, selectively removing portions of the charge blocking layer, the charge storage layer and the tunneling dielectric layer exposed by the opening groove using the sacrificial layer patterns as an etch mask to expose a top surface and side surfaces of the active region, forming a gate dielectric layer on exposed portion of the active region to cover exposed side surfaces of the of charge storage layer, forming a first gate on the gate dielectric layer to fill the groove, removing the sacrificial layer patterns, forming second gates on side surfaces of the first gate, forming isolated local charge storage patterns, charge blocking patterns and tunneling dielectric patterns by selectively removing exposed portions of the charge blocking layer, the charge storage layer and the tunneling dielectric layer, and forming a source/drain region on the active region.

    摘要翻译: 提供一种具有多位存储器的非易失性存储器件及其制造方法。 该方法包括在鳍片活性区域上形成隧穿介质层,电荷存储层和电荷阻挡层,形成具有凹槽的牺牲图案,以打开电荷阻挡层上的有源区的交叉区域, 电荷阻挡层,电荷存储层和隧道电介质层,其使用牺牲层图案作为蚀刻掩模暴露于开口槽,以暴露有源区的顶表面和侧表面,在暴露部分上形成栅极电介质层 所述有源区域覆盖电荷存储层的暴露的侧表面,在栅极电介质层上形成第一栅极以填充沟槽,去除牺牲层图案,在第一栅极的侧表面上形成第二栅极,形成隔离的局部电荷 存储图案,电荷阻挡图案和隧道电介质图案,通过选择性地去除电荷阻挡层的暴露部分 r,电荷存储层和隧道电介质层,并且在有源区上形成源/漏区。

    Non-volatile memory device for 2-bit operation and method of fabricating the same
    9.
    发明授权
    Non-volatile memory device for 2-bit operation and method of fabricating the same 失效
    用于2位操作的非易失性存储器件及其制造方法

    公开(公告)号:US07939408B2

    公开(公告)日:2011-05-10

    申请号:US12970475

    申请日:2010-12-16

    IPC分类号: H01L21/336

    摘要: A non-volatile memory device for 2-bit operation and a method of fabricating the same are provided. The non-volatile memory device includes an active region and a gate extending in a word line direction on a semiconductor substrate, and crossing each other repeatedly; a charge storage layer disposed below the gate, and confined at a portion where the gate and the active region cross; a charge blocking layer formed on the charge storage layer; a tunnel dielectric layer formed below the charge storage layer; first and second source/drain regions formed in the active region exposed by the gate; and first and second bit lines crossing the word line direction. The active region may be formed in a first zigzag pattern and/or the gate may be formed in a second zigzag pattern in symmetry with the first zigzag pattern.

    摘要翻译: 提供了一种用于2位操作的非易失性存储器件及其制造方法。 非易失性存储器件包括在半导体衬底上沿着字线方向延伸的有源区和栅极,并且重复地交叉; 电荷存储层,设置在所述栅极的下方,并限制在所述栅极和所述有源区域交叉的部分; 形成在电荷存储层上的电荷阻挡层; 形成在电荷存储层下面的隧道介电层; 在由栅极暴露的有源区中形成的第一和第二源/漏区; 以及与字线方向交叉的第一和第二位线。 有源区可以形成为第一之字形图案和/或栅极可以以与第一曲折图案对称的第二曲折图案形成。

    NON-VOLATILE MEMORY DEVICE FOR 2-BIT OPERATION AND METHOD OF FABRICATING THE SAME
    10.
    发明申请
    NON-VOLATILE MEMORY DEVICE FOR 2-BIT OPERATION AND METHOD OF FABRICATING THE SAME 失效
    用于2位操作的非易失性存储器件及其制造方法

    公开(公告)号:US20110086483A1

    公开(公告)日:2011-04-14

    申请号:US12970475

    申请日:2010-12-16

    IPC分类号: H01L21/336

    摘要: A non-volatile memory device for 2-bit operation and a method of fabricating the same are provided. The non-volatile memory device includes an active region and a gate extending in a word line direction on a semiconductor substrate, and crossing each other repeatedly; a charge storage layer disposed below the gate, and confined at a portion where the gate and the active region cross; a charge blocking layer formed on the charge storage layer; a tunnel dielectric layer formed below the charge storage layer; first and second source/drain regions formed in the active region exposed by the gate; and first and second bit lines crossing the word line direction. The active region may be formed in a first zigzag pattern and/or the gate may be formed in a second zigzag pattern in symmetry with the first zigzag pattern.

    摘要翻译: 提供了一种用于2位操作的非易失性存储器件及其制造方法。 非易失性存储器件包括在半导体衬底上沿着字线方向延伸的有源区和栅极,并且重复地交叉; 电荷存储层,设置在所述栅极的下方,并限制在所述栅极和所述有源区域交叉的部分; 形成在电荷存储层上的电荷阻挡层; 形成在电荷存储层下面的隧道介电层; 在由栅极暴露的有源区中形成的第一和第二源/漏区; 以及与字线方向交叉的第一和第二位线。 有源区可以形成为第一之字形图案和/或栅极可以以与第一曲折图案对称的第二曲折图案形成。