Algorithm Integrating System and Integrating Method Thereof
    1.
    发明申请
    Algorithm Integrating System and Integrating Method Thereof 有权
    算法集成系统及其集成方法

    公开(公告)号:US20120089360A1

    公开(公告)日:2012-04-12

    申请号:US13088880

    申请日:2011-04-18

    IPC分类号: G06F19/00

    CPC分类号: G06F11/1441 G11C29/16

    摘要: The present invention discloses an algorithm integrating system and an integrating method thereof. The algorithm integrating system comprises a receiving module, an analyzing module, and a processing module. The receiving module receives at least one test algorithm. The analyzing module is connected to the receiving module and analyzes the at least one test algorithm to obtain at least one basic element from the at least one test algorithm. The processing module is connected to the analyzing module and screen out the at least one non-duplicate basic element based on the at least one basic element. Then, the processing module integrates the at least one non-duplicate basic element and generates a testing module.

    摘要翻译: 本发明公开了一种算法集成系统及其集成方法。 算法集成系统包括接收模块,分析模块和处理模块。 接收模块接收至少一个测试算法。 所述分析模块连接到所述接收模块,并且分析所述至少一个测试算法以从所述至少一个测试算法中获得至少一个基本元素。 所述处理模块连接到所述分析模块,并基于所述至少一个基本元素屏蔽所述至少一个非重复的基本元素。 然后,处理模块集成至少一个非重复的基本元素,并生成测试模块。

    Algorithm integrating system and integrating method thereof
    2.
    发明授权
    Algorithm integrating system and integrating method thereof 有权
    算法集成系统及其集成方法

    公开(公告)号:US08744796B2

    公开(公告)日:2014-06-03

    申请号:US13088880

    申请日:2011-04-18

    IPC分类号: G06F11/00 G06F11/14

    CPC分类号: G06F11/1441 G11C29/16

    摘要: The present invention discloses an algorithm integrating system and an integrating method thereof. The algorithm integrating system comprises a receiving module, an analyzing module, and a processing module. The receiving module receives at least one test algorithm. The analyzing module is connected to the receiving module and analyzes the at least one test algorithm to obtain at least one basic element from the at least one test algorithm. The processing module is connected to the analyzing module and screen out the at least one non-duplicate basic element based on the at least one basic element. Then, the processing module integrates the at least one non-duplicate basic element and generates a testing module.

    摘要翻译: 本发明公开了一种算法集成系统及其集成方法。 算法集成系统包括接收模块,分析模块和处理模块。 接收模块接收至少一个测试算法。 所述分析模块连接到所述接收模块,并且分析所述至少一个测试算法以从所述至少一个测试算法中获得至少一个基本元素。 所述处理模块连接到所述分析模块,并基于所述至少一个基本元素屏蔽所述至少一个非重复的基本元素。 然后,处理模块集成至少一个非重复的基本元素,并生成测试模块。

    Video decoding apparatus and method for selectively bypassing processing of residual values and/or buffering of processed residual values
    3.
    发明授权
    Video decoding apparatus and method for selectively bypassing processing of residual values and/or buffering of processed residual values 有权
    视频解码装置和方法,用于选择性地旁路处理剩余值和/或缓冲处理的残差值

    公开(公告)号:US09338458B2

    公开(公告)日:2016-05-10

    申请号:US13216273

    申请日:2011-08-24

    摘要: An exemplary video decoding apparatus includes a first decoding unit configured for decoding a first encoded block to generate first residual values, a first detecting unit configured for detecting whether all of the first residual values have a same first value, a first processing circuit configured for processing the first residual values to generate first processed residual values, and a second processing circuit configured for generating a decoded block corresponding to the first encoded block. When all of the first residual values have the same first value, the first detecting unit controls the second processing circuit to generate the decoded block without referring to the first processed residual values.

    摘要翻译: 示例性视频解码装置包括:第一解码单元,被配置为对第一编码块进行解码以产生第一残差值;第一检测单元,被配置为检测所有第一残差值是否都具有相同的第一值;第一处理电路, 产生第一处理残差的第一残差值,以及被配置为产生与第一编码块对应的解码块的第二处理电路。 当所有第一残差值都具有相同的第一值时,第一检测单元控制第二处理电路以生成解码块而不参照第一处理残差值。

    VIDEO DECODING SYSTEM AND METHOD THEREOF
    5.
    发明申请
    VIDEO DECODING SYSTEM AND METHOD THEREOF 审中-公开
    视频解码系统及其方法

    公开(公告)号:US20100046629A1

    公开(公告)日:2010-02-25

    申请号:US12193760

    申请日:2008-08-19

    IPC分类号: H04N11/02 G06K9/46

    摘要: A video decoding method includes: (a) computing location relations between an original frame and a resized frame to which the frame is to be scaled; (b) mapping a location of a data unit of the original frame to a location of a corresponding data unit of the resized frame according to the location relations; and (c) scaling the data unit of the original frame to the corresponding data unit of the resized frame.

    摘要翻译: 视频解码方法包括:(a)计算原始帧与要缩放帧的调整大小的帧之间的位置关系; (b)根据位置关系将原始帧的数据单元的位置映射到调整大小的帧的相应数据单元的位置; 和(c)将原始帧的数据单元缩放到调整大小的帧的相应数据单元。

    Delay locked loop and associated method
    7.
    发明授权
    Delay locked loop and associated method 有权
    延迟锁定环路和相关方法

    公开(公告)号:US08456209B2

    公开(公告)日:2013-06-04

    申请号:US12956138

    申请日:2010-11-30

    IPC分类号: H03L7/06

    CPC分类号: H03L7/0814 H03L7/0805

    摘要: A delay locked loop includes a pulse generator, a delay unit, a phase detector and a control unit. The pulse generator generates a pulse signal and a determination signal according to an input clock signal. The delay unit delays the pulse signal according to a digital control signal to generate a delayed pulse signal. The phase detector detects a time delay of the delayed pulse signal according to the determination signal to generate a detection result. The control unit generates a digital control signal according to the detection result to control the delayed pulse signal by a delay amount.

    摘要翻译: 延迟锁定环包括脉冲发生器,延迟单元,相位检测器和控制单元。 脉冲发生器根据输入时钟信号产生脉冲信号和确定信号。 延迟单元根据数字控制信号延迟脉冲信号以产生延迟的脉冲信号。 相位检测器根据确定信号检测延迟的脉冲信号的时间延迟,以产生检测结果。 控制单元根据检测结果生成数字控制信号,以将延迟的脉冲信号控制一个延迟量。

    Motion compensation method and integrated circuit utilizing the same
    8.
    发明授权
    Motion compensation method and integrated circuit utilizing the same 有权
    运动补偿方法和利用其的集成电路

    公开(公告)号:US08345763B2

    公开(公告)日:2013-01-01

    申请号:US12104583

    申请日:2008-04-17

    IPC分类号: H04N7/12

    CPC分类号: H04N19/55 H04N19/51 H04N19/61

    摘要: An integrated circuit capable of motion compensation and a method thereof. The integrated circuit includes a partition unit and a motion compensation unit. The partition unit receives a video block having a predetermined block dimension, and partitions the video block into sub-blocks with a sub-block dimension less than the predetermined block dimension when the video block is on a frame boundary of a video frame. The motion compensation unit, coupled to the partition unit, performs motion compensation on the sub-blocks.

    摘要翻译: 一种能够进行运动补偿的集成电路及其方法。 集成电路包括分区单元和运动补偿单元。 分割单元接收具有预定块尺寸的视频块,并且当视频块在视频帧的帧边界上时,将视频块分割成子块尺寸小于预定块尺寸的子块。 耦合到分割单元的运动补偿单元对子块执行运动补偿。

    Phase digitizing apparatus and method thereof
    9.
    发明授权
    Phase digitizing apparatus and method thereof 有权
    相位数字化装置及其方法

    公开(公告)号:US08310384B2

    公开(公告)日:2012-11-13

    申请号:US12956071

    申请日:2010-11-30

    IPC分类号: H03M1/48

    CPC分类号: H03M1/12

    摘要: A phase digitizing apparatus for generating a corresponding digital value in response to a phase of an input signal is provided. The phase digitizing apparatus includes a coarse phase generator, for generating a coarse phase code according to the phase of the input signal and a first time unit; a fine phase code generator, for generating a fine phase code according to the phase of the input signal and a second time unit; and a calculating unit, for generating the digital value according to the coarse phase code and the fine phase code; wherein the first time unit is greater than the second time unit.

    摘要翻译: 提供一种相位数字化装置,用于响应于输入信号的相位产生相应的数字值。 相位数字化装置包括粗略相位发生器,用于根据输入信号的相位和第一时间单位产生粗略相位代码; 精细相位代码发生器,用于根据输入信号的相位和第二时间单位产生精细相位代码; 以及计算单元,用于根据粗相位代码和精细相位码产生数字值; 其中所述第一时间单位大于所述第二时间单位。

    Apparatus and Method of Generating Universal Memory I/O
    10.
    发明申请
    Apparatus and Method of Generating Universal Memory I/O 有权
    生成通用存储器I / O的装置和方法

    公开(公告)号:US20110131354A1

    公开(公告)日:2011-06-02

    申请号:US12947966

    申请日:2010-11-17

    IPC分类号: G06F13/38

    CPC分类号: G06F17/5068

    摘要: A universal memory I/O generating apparatus includes a defining module, a retrieving module, a generating module, and a layout module. The defining module defines a mapping table according to a pin configuration of a plurality of I/Os. The mapping table includes corresponding relationships between the plurality of IOs and a plurality of memory functions. The retrieving module retrieves control information corresponding to the mapping table from candidate information, which is associated with the corresponding relationships between the plurality of I/Os and the plurality of memory functions. The generating module generates a hardware description language (HDL) file according to the control information. The layout module programs the plurality of I/Os according to the HDL file, so that each of the I/Os can correspond to its corresponding memory function.

    摘要翻译: 通用存储器I / O生成装置包括定义模块,检索模块,生成模块和布局模块。 定义模块根据多个I / O的引脚配置来定义映射表。 映射表包括多个IO和多个存储器功能之间的对应关系。 检索模块从与多个I / O和多个存储器功能之间的对应关系相关联的候选信息中检索对应于映射表的控制信息。 生成模块根据控制信息生成硬件描述语言(HDL)文件。 布局模块根据HDL文件对多个I / O进行编程,使得每个I / O可以对应于其相应的存储器功能。