GATE STRUCTURE FORMATION PROCESSES
    1.
    发明申请
    GATE STRUCTURE FORMATION PROCESSES 审中-公开
    门结构形成过程

    公开(公告)号:US20140179093A1

    公开(公告)日:2014-06-26

    申请号:US13721132

    申请日:2012-12-20

    Abstract: Gate structures and methods of fabricating gate structures of semiconductor devices are provided. One method includes, for instance: providing a sacrificial layer over a substrate; patterning the sacrificial layer to form a gate opening within the sacrificial layer; providing a gate structure within the gate opening in the sacrificial layer; and removing the sacrificial layer, leaving the gate structure over the substrate. In enhanced aspects, the method includes: forming a reverse sidewall-spacer within the gate opening within the sacrificial layer, and after providing the gate structure, recessing the gate structure within the gate opening, and providing a gate cap within the gate recess in the gate structure.

    Abstract translation: 提供了栅极结构和制造半导体器件的栅极结构的方法。 一种方法包括例如:在衬底上提供牺牲层; 图案化牺牲层以在牺牲层内形成栅极开口; 在所述牺牲层中的所述栅极开口内提供栅极结构; 并去除牺牲层,将栅极结构留在衬底上。 在增强的方面,该方法包括:在牺牲层内的栅极开口内形成反向侧壁间隔物,并且在提供栅极结构之后,在栅极开口内凹入栅极结构,并且在栅极凹部内提供栅极盖 门结构。

    DEVICES AND METHODS OF FORMING FINS AT TIGHT FIN PITCHES
    2.
    发明申请
    DEVICES AND METHODS OF FORMING FINS AT TIGHT FIN PITCHES 审中-公开
    在精细煎饼上形成FINS的装置和方法

    公开(公告)号:US20150287595A1

    公开(公告)日:2015-10-08

    申请号:US14725430

    申请日:2015-05-29

    Abstract: Devices and methods for forming semiconductor devices with fins at tight fin pitches are provided. One method includes, for instance: obtaining an intermediate semiconductor device; growing an epi layer over the substrate; forming a doped layer below the epi layer; depositing a first oxide layer on the epi layer; applying a dielectric material on the first oxide layer; and depositing a lithography stack on the dielectric material. One intermediate semiconductor device includes, for instance: a substrate with at least one n-well region and at least one p-well region; a doped layer over the substrate; an epi layer over the doped layer; a first oxide layer over the epi layer; a dielectric layer over the first oxide layer; and a lithography stack over the dielectric layer.

    Abstract translation: 提供了用于以紧密翅片间距形成翅片的半导体器件的装置和方法。 一种方法包括,例如:获得中间半导体器件; 在衬底上生长表层; 在外延层下方形成掺杂层; 在外延层上沉积第一氧化物层; 在第一氧化物层上施加电介质材料; 以及在介电材料上沉积光刻叠层。 一个中间半导体器件包括例如:具有至少一个n阱区和至少一个p阱区的衬底; 衬底上的掺杂层; 掺杂层上的外延层; 在epi层上的第一氧化物层; 第一氧化物层上的介电层; 以及介电层上的光刻叠层。

    FACILITATING MASK PATTERN FORMATION
    4.
    发明申请
    FACILITATING MASK PATTERN FORMATION 有权
    促进面膜形成

    公开(公告)号:US20150132962A1

    公开(公告)日:2015-05-14

    申请号:US14076386

    申请日:2013-11-11

    CPC classification number: H01L21/0337

    Abstract: Mask pattern formation is facilitated by: providing a mask structure including at least one sacrificial spacing structure disposed above a substrate structure; disposing a spacer layer conformally over the mask structure; selectively removing the spacer layer, leaving, at least in part, sidewall spacers along sidewalls of the at least one sacrificial spacing structure, and providing at least one additional sacrificial spacer over the substrate structure, one additional sacrificial spacer of the at least one additional sacrificial spacer being disposed in set spaced relation to the at least one sacrificial spacing structure; and removing the at least one sacrificial spacing structure, leaving the sidewall spacers and the at least one additional sacrificial spacer over the substrate structure as part of a mask pattern.

    Abstract translation: 通过以下方式促进掩模图案形成:提供掩模结构,其包括设置在基板结构上方的至少一个牺牲间隔结构; 将掩模层保形地设置在掩模结构上; 选择性地去除间隔层,至少部分地留下沿着至少一个牺牲间隔结构的侧壁的侧壁间隔物,并且在衬底结构上方提供至少一个额外的牺牲间隔物,该至少一个额外的牺牲隔离物 间隔件与所述至少一个牺牲间隔结构设置成间隔开的关系; 以及去除所述至少一个牺牲间隔结构,将所述侧壁间隔物和所述至少一个另外的牺牲隔离物留在所述衬底结构上作为掩模图案的一部分。

    SELECTIVE REMOVAL OF GATE STRUCTURE SIDEWALL(S) TO FACILITATE SIDEWALL SPACER PROTECTION
    5.
    发明申请
    SELECTIVE REMOVAL OF GATE STRUCTURE SIDEWALL(S) TO FACILITATE SIDEWALL SPACER PROTECTION 有权
    选择性拆除门式结构小屋以促进平台间隔保护

    公开(公告)号:US20140199845A1

    公开(公告)日:2014-07-17

    申请号:US13740343

    申请日:2013-01-14

    CPC classification number: H01L29/401 H01L29/66545 H01L29/66795 H01L29/785

    Abstract: Methods are provided for facilitating fabricating a semiconductor device by selectively etching a gate structure sidewall(s) to facilitate subsequent sidewall spacer isolation. The method includes, for instance: providing a gate structure with a protective layer(s) over the gate structure, the gate structure including one or more sidewalls; selectively removing a portion of the gate structure along at least one sidewall to partially undercut the protective layer(s); and forming a sidewall spacer(s) over the sidewall(s) of the gate structure, with a portion of the sidewall spacer at least partially filling the partial undercut of the protective layer(s), and residing below the protective layer(s). In certain embodiments, the selectively removing includes implanting the sidewall(s) with a dopant to produce a doped region(s) of the gate structure, and subsequently, at least partially removing the doped region(s) of the gate structure selective to an undoped region of the gate structure.

    Abstract translation: 提供了通过选择性地蚀刻栅极结构侧壁以促进随后的侧壁间隔隔离来促进制造半导体器件的方法。 该方法包括例如:在栅极结构上提供具有保护层的栅极结构,栅极结构包括一个或多个侧壁; 沿着至少一个侧壁选择性地去除所述栅极结构的一部分以部分地切割所述保护层; 以及在所述栅极结构的侧壁上形成侧壁间隔物,所述侧壁间隔物的一部分至少部分地填充所述保护层的部分底切,并且位于所述保护层下方, 。 在某些实施例中,选择性去除包括用掺杂剂注入侧壁以产生栅极结构的掺杂区域,并且随后至少部分地去除栅极结构的掺杂区域, 栅极结构的未掺杂区域。

Patent Agency Ranking