INTEGRATED CIRCUITS HAVING FINFETS WITH IMPROVED DOPED CHANNEL REGIONS AND METHODS FOR FABRICATING SAME
    1.
    发明申请
    INTEGRATED CIRCUITS HAVING FINFETS WITH IMPROVED DOPED CHANNEL REGIONS AND METHODS FOR FABRICATING SAME 有权
    具有改进的掺杂通道区域的FINFET的集成电路及其制造方法

    公开(公告)号:US20150035062A1

    公开(公告)日:2015-02-05

    申请号:US13954289

    申请日:2013-07-30

    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided. In an embodiment, a method for fabricating an integrated circuit includes forming a channel region of a fin structure with a first side, a second side, an exposed first end surface and an exposed second end surface. A gate is formed overlying the first side and second side of the channel region. The method includes implanting ions into the channel region through the exposed first end surface and the exposed second end surface. Further, the method includes forming source/drain regions of the fin structure adjacent the exposed first end surface and the exposed second end surface of the channel region.

    Abstract translation: 提供了用于制造集成电路的集成电路和方法。 在一个实施例中,一种用于制造集成电路的方法包括:具有第一侧,第二侧,暴露的第一端面和暴露的第二端面的翅片结构的沟道区。 形成在沟道区域的第一侧和第二侧上方的栅极。 该方法包括通过暴露的第一端表面和暴露的第二端表面将离子注入沟道区域。 此外,所述方法包括在所述通道区域的暴露的第一端面和暴露的第二端面附近形成所述鳍结构的源极/漏极区域。

    SEMICONDUCTOR STRUCTURE WITH INCREASED SPACE AND VOLUME BETWEEN SHAPED EPITAXIAL STRUCTURES
    2.
    发明申请
    SEMICONDUCTOR STRUCTURE WITH INCREASED SPACE AND VOLUME BETWEEN SHAPED EPITAXIAL STRUCTURES 审中-公开
    半导体结构与形状外延结构之间的空间和体积增加

    公开(公告)号:US20160005657A1

    公开(公告)日:2016-01-07

    申请号:US14853537

    申请日:2015-09-14

    Abstract: A semiconductor structure includes a bulk silicon substrate and one or more silicon fins coupled to the bulk silicon substrate. Stress-inducing material(s), such as silicon, are epitaxially grown on the fins into naturally diamond-shaped structures using a controlled selective epitaxial growth. The diamond shaped structures are subjected to annealing at about 750° C. to about 850° C. to increase an area of (100) surface orientation by reshaping the shaped structures from the annealing. Additional epitaxial material is grown on the increased (100) area. Multiple cycles of increasing the area of (100) surface orientation (e.g., by the annealing) and growing additional epitaxial material on the increased area are performed to decrease the width of the shaped structures, increasing the space between them to prevent them from merging, while also increasing their volume.

    Abstract translation: 半导体结构包括体硅衬底和耦合到体硅衬底的一个或多个硅散热片。 使用受控的选择性外延生长,诸如硅的应力诱导材料在翅片上外延生长成天然的菱形结构。 金刚石结构在约750℃至约850℃下进行退火,以通过从退火中重塑成形结构来增加(100)表面取向的面积。 额外的外延材料在增加的(100)区域上生长。 进行增加(100)表面取向(例如通过退火)的面积和在增加的面积上生长另外的外延材料的多个循环以减小成形结构的宽度,增加它们之间的空间以防止它们的合并, 同时也增加了他们的数量。

    INTEGRATION METHOD FOR FABRICATION OF METAL GATE BASED MULTIPLE THRESHOLD VOLTAGE DEVICES AND CIRCUITS
    3.
    发明申请
    INTEGRATION METHOD FOR FABRICATION OF METAL GATE BASED MULTIPLE THRESHOLD VOLTAGE DEVICES AND CIRCUITS 有权
    基于金属门的多路电压电压装置和电路的整合方法

    公开(公告)号:US20150243652A1

    公开(公告)日:2015-08-27

    申请号:US14188898

    申请日:2014-02-25

    CPC classification number: H01L21/823842 H01L21/82345 H01L27/088 H01L27/092

    Abstract: In one aspect there is set forth herein a semiconductor device having a first field effect transistor formed in a substrate structure, and a second field effect transistor formed in the substrate structure. The first field effect transistor can include a first substrate structure doping, a first gate stack, and a first threshold voltage. The second field effect transistor can include the first substrate structure doping, a second gate stack different from the first gate stack, and a second threshold voltage different from the first threshold voltage.

    Abstract translation: 在一个方面,这里阐述了具有形成在衬底结构中的第一场效应晶体管和形成在衬底结构中的第二场效应晶体管的半导体器件。 第一场效应晶体管可以包括第一衬底结构掺杂,第一栅叠层和第一阈值电压。 第二场效应晶体管可以包括第一衬底结构掺杂,不同于第一栅极叠层的第二栅极堆叠以及不同于第一阈值电压的第二阈值电压。

    INTEGRATED CIRCUIT HAVING MULTIPLE THRESHOLD VOLTAGES
    4.
    发明申请
    INTEGRATED CIRCUIT HAVING MULTIPLE THRESHOLD VOLTAGES 有权
    具有多个阈值电压的集成电路

    公开(公告)号:US20150243563A1

    公开(公告)日:2015-08-27

    申请号:US14189085

    申请日:2014-02-25

    Abstract: In one aspect there is set forth herein an integrated circuit having a first plurality of field effect transistors and a second plurality of field effect transistor, wherein field effect transistors of the first plurality of field effect transistors each have a first gate stack and wherein field effect transistors of the second plurality of field effect transistors each have a second gate stack, the second gate stack being different from the first gate stack by having a metal layer common to the first gate stack and the second gate stack that includes a first thickness at the first gate stack and a second thickness at the second gate stack.

    Abstract translation: 在一个方面,这里提出了具有第一多个场效应晶体管和第二多个场效应晶体管的集成电路,其中第一多个场效应晶体管的场效应晶体管各自具有第一栅极堆叠,并且其中场效应 第二多个场效应晶体管的晶体管每个都具有第二栅极堆叠,第二栅极堆叠通过具有与第一栅极堆叠共同的金属层与第一栅极堆叠而不同于第一栅极堆叠,第二栅极堆叠包括第一栅极堆叠的第一厚度 第一栅极堆叠和第二栅极堆叠处的第二厚度。

    INCREASED SPACE BETWEEN EPITAXY ON ADJACENT FINS OF FINFET
    5.
    发明申请
    INCREASED SPACE BETWEEN EPITAXY ON ADJACENT FINS OF FINFET 有权
    外部照片在FINFET的相邻FINS上增加的空间

    公开(公告)号:US20150123146A1

    公开(公告)日:2015-05-07

    申请号:US14071170

    申请日:2013-11-04

    Abstract: A semiconductor structure includes a bulk silicon substrate and one or more silicon fins coupled to the bulk silicon substrate. Stress-inducing material(s), such as silicon, are epitaxially grown on the fins into naturally diamond-shaped structures using a controlled selective epitaxial growth. The diamond shaped structures are subjected to annealing at about 750° C. to about 850° C. to increase an area of (100) surface orientation by reshaping the shaped structures from the annealing. Additional epitaxy is grown on the increased (100) area. Multiple cycles of increasing the area of (100) surface orientation (e.g., by the annealing) and growing additional epitaxy on the increased area are performed to decrease the width of the shaped structures, increasing the space between them to prevent them from merging, while also increasing their volume.

    Abstract translation: 半导体结构包括体硅衬底和耦合到体硅衬底的一个或多个硅散热片。 使用受控的选择性外延生长,诸如硅的应力诱导材料在翅片上外延生长成天然的菱形结构。 金刚石结构在约750℃至约850℃下进行退火,以通过从退火中重塑成形结构来增加(100)表面取向的面积。 额外的外延生长在增加的(100)区域。 进行增加(100)表面取向(例如通过退火)的面积和在增加的面积上生长附加外延的多个循环以减小成形结构的宽度,增加它们之间的空间以防止它们的合并,同时 也增加了他们的体积。

Patent Agency Ranking