-
公开(公告)号:US20190385913A1
公开(公告)日:2019-12-19
申请号:US16557195
申请日:2019-08-30
Applicant: International Business Machines Corporation , GLOBALFOUNDRIES INC. , Lam Research Corporation
Inventor: Georges Jacobi , Vimal K. Kamineni , Randolph F. Knarr , Balasubramanian Pranatharthiharan , Muthumanickam Sankarapandian
IPC: H01L21/8234 , H01L29/66 , H01L29/40 , H01L21/28
Abstract: After forming a material stack including a gate dielectric, a work function metal and a cobalt gate electrode in a gate cavity formed by removing a sacrificial gate structure, the cobalt gate electrode is recessed by oxidizing the cobalt gate electrode to provide a cobalt oxide layer on a surface of the cobalt gate electrodes and removing the cobalt oxide layer from the surface of the cobalt gate electrodes by a chemical wet etch. The oxidation and oxide removal steps can be repeated until the cobalt gate electrode is recessed to any desired thickness. The work function metal can be recessed after the recessing of the cobalt gate electrode is completed or during the recessing of the cobalt gate electrode.
-
公开(公告)号:US20180261507A1
公开(公告)日:2018-09-13
申请号:US15454445
申请日:2017-03-09
Applicant: International Business Machines Corporation , GLOBALFOUNDRIES INC. , Lam Research Corporation
Inventor: Georges Jacobi , Vimal K. Kamineni , Randolph F. Knarr , Balasubramanian Pranatharthiharan , Muthumanickam Sankarapandian
IPC: H01L21/8234 , H01L29/66 , H01L29/40 , H01L21/28
Abstract: After forming a material stack including a gate dielectric, a work function metal and a cobalt gate electrode in a gate cavity formed by removing a sacrificial gate structure, the cobalt gate electrode is recessed by oxidizing the cobalt gate electrode to provide a cobalt oxide layer on a surface of the cobalt gate electrodes and removing the cobalt oxide layer from the surface of the cobalt gate electrodes by a chemical wet etch. The oxidation and oxide removal steps can be repeated until the cobalt gate electrode is recessed to any desired thickness. The work function metal can be recessed after the recessing of the cobalt gate electrode is completed or during the recessing of the cobalt gate electrode.
-
3.
公开(公告)号:US09287130B1
公开(公告)日:2016-03-15
申请号:US14676345
申请日:2015-04-01
Applicant: GLOBALFOUNDRIES Inc. , International Business Machines Corporation , STMicroelectronics, Inc.
Inventor: Xiuyu Cai , Ajey Poovannummoottil Jacob , Ruilong Xie , Bruce Doris , Kangguo Cheng , Jason R. Cantone , Sylvie Mignot , David Moreau , Muthumanickam Sankarapandian , Pierre Morin , Su Chen Fan , Kisik Choi , Murat K. Akarvardar
IPC: H01L21/00 , H01L21/308 , H01L21/8234 , H01L21/265 , H01L21/266
CPC classification number: H01L21/823431 , H01L21/30604 , H01L21/845 , H01L29/66795
Abstract: A method includes forming a plurality of fin elements above a substrate. A mask is formed above the substrate. The mask has an opening defined above at least one selected fin element of the plurality of fin elements. An ion species is implanted into the at least one selected fin element through the opening to increase its etch characteristics relative to the other fin elements. The at least one selected fin element is removed selectively relative to the other fin elements.
Abstract translation: 一种方法包括在基底上形成多个翅片元件。 在基板上形成掩模。 掩模具有限定在多个翅片元件中的至少一个选定翅片元件上方的开口。 通过开口将离子物质注入到至少一个选定的翅片元件中,以相对于其它翅片元件增加其蚀刻特性。 选择性地将至少一个选定的翅片元件相对于其它翅片元件移除。
-
公开(公告)号:US10707132B2
公开(公告)日:2020-07-07
申请号:US16557195
申请日:2019-08-30
Applicant: International Business Machines Corporation , GLOBALFOUNDRIES INC. , Lam Research Corporation
Inventor: Georges Jacobi , Vimal K. Kamineni , Randolph F. Knarr , Balasubramanian Pranatharthiharan , Muthumanickam Sankarapandian
IPC: H01L21/8234 , H01L21/8238 , H01L21/28 , H01L29/49 , H01L29/66 , H01L29/40
Abstract: After forming a material stack including a gate dielectric, a work function metal and a cobalt gate electrode in a gate cavity formed by removing a sacrificial gate structure, the cobalt gate electrode is recessed by oxidizing the cobalt gate electrode to provide a cobalt oxide layer on a surface of the cobalt gate electrodes and removing the cobalt oxide layer from the surface of the cobalt gate electrodes by a chemical wet etch. The oxidation and oxide removal steps can be repeated until the cobalt gate electrode is recessed to any desired thickness. The work function metal can be recessed after the recessing of the cobalt gate electrode is completed or during the recessing of the cobalt gate electrode.
-
公开(公告)号:US20190385912A1
公开(公告)日:2019-12-19
申请号:US16557128
申请日:2019-08-30
Applicant: International Business Machines Corporation , GLOBALFOUNDRIES INC. , Lam Research Corporation
Inventor: Georges Jacobi , Vimal K. Kamineni , Randolph F. Knarr , Balasubramanian Pranatharthiharan , Muthumanickam Sankarapandian
IPC: H01L21/8234 , H01L29/66 , H01L29/40 , H01L21/28
Abstract: After forming a material stack including a gate dielectric, a work function metal and a cobalt gate electrode in a gate cavity formed by removing a sacrificial gate structure, the cobalt gate electrode is recessed by oxidizing the cobalt gate electrode to provide a cobalt oxide layer on a surface of the cobalt gate electrodes and removing the cobalt oxide layer from the surface of the cobalt gate electrodes by a chemical wet etch. The oxidation and oxide removal steps can be repeated until the cobalt gate electrode is recessed to any desired thickness. The work function metal can be recessed after the recessing of the cobalt gate electrode is completed or during the recessing of the cobalt gate electrode.
-
公开(公告)号:US10546785B2
公开(公告)日:2020-01-28
申请号:US15454445
申请日:2017-03-09
Applicant: International Business Machines Corporation , GLOBALFOUNDRIES INC. , Lam Research Corporation
Inventor: Georges Jacobi , Vimal K. Kamineni , Randolph F. Knarr , Balasubramanian Pranatharthiharan , Muthumanickam Sankarapandian
IPC: H01L21/8234 , H01L21/768 , H01L21/28 , H01L29/40 , H01L29/66
Abstract: After forming a material stack including a gate dielectric, a work function metal and a cobalt gate electrode in a gate cavity formed by removing a sacrificial gate structure, the cobalt gate electrode is recessed by oxidizing the cobalt gate electrode to provide a cobalt oxide layer on a surface of the cobalt gate electrodes and removing the cobalt oxide layer from the surface of the cobalt gate electrodes by a chemical wet etch. The oxidation and oxide removal steps can be repeated until the cobalt gate electrode is recessed to any desired thickness. The work function metal can be recessed after the recessing of the cobalt gate electrode is completed or during the recessing of the cobalt gate electrode.
-
公开(公告)号:US10475904B2
公开(公告)日:2019-11-12
申请号:US15868004
申请日:2018-01-11
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Hiroaki Niimi , Steven Bentley , Romain Lallement , Brent A. Anderson , Junli Wang , Muthumanickam Sankarapandian
IPC: H01L29/66 , H01L29/778 , H01L27/092 , H01L21/8234 , H01L27/11 , H01L21/8238
Abstract: A method of forming a merged source/drain region is disclosed that includes forming first and second VOCS structures above a semiconductor substrate, forming a recess in the substrate between the first and second VOCS structures and forming a P-type-doped semiconductor material in the recess. In this particular example, the method also includes removing a first substantially horizontally-oriented portion of the P-type-doped semiconductor material from within the recess while leaving a second substantially horizontally-oriented portion of the P-type-doped semiconductor material remaining in the recess and forming a substantially horizontally-oriented N-type-doped semiconductor material in the recess laterally adjacent the second substantially horizontally-oriented portion of the P-type-doped semiconductor material, wherein the substantially horizontally-oriented N-type-doped semiconductor material physically engages the second substantially horizontally-oriented portion of the P-type-doped semiconductor material along an interface within the merged source/drain region.
-
公开(公告)号:US20190214484A1
公开(公告)日:2019-07-11
申请号:US15868004
申请日:2018-01-11
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Hiroaki Niimi , Steven Bentley , Romain Lallement , Brent A. Anderson , Junli Wang , Muthumanickam Sankarapandian
IPC: H01L29/66 , H01L29/778 , H01L21/8238 , H01L21/8234 , H01L27/11 , H01L27/092
Abstract: A method of forming a merged source/drain region is disclosed that includes forming first and second VOCS structures above a semiconductor substrate, forming a recess in the substrate between the first and second VOCS structures and forming a P-type-doped semiconductor material in the recess. In this particular example, the method also includes removing a first substantially horizontally-oriented portion of the P-type-doped semiconductor material from within the recess while leaving a second substantially horizontally-oriented portion of the P-type-doped semiconductor material remaining in the recess and forming a substantially horizontally-oriented N-type-doped semiconductor material in the recess laterally adjacent the second substantially horizontally-oriented portion of the P-type-doped semiconductor material, wherein the substantially horizontally-oriented N-type-doped semiconductor material physically engages the second substantially horizontally-oriented portion of the P-type-doped semiconductor material along an interface within the merged source/drain region.
-
公开(公告)号:US09373697B2
公开(公告)日:2016-06-21
申请号:US14509392
申请日:2014-10-08
Applicant: GLOBALFOUNDRIES INC.
Inventor: Sanjay C. Mehta , Shom S. Ponoth , Muthumanickam Sankarapandian , Theodorus E. Standaert , Tenko Yamashita
CPC classification number: H01L29/66553 , H01L29/4966 , H01L29/6653 , H01L29/66545 , H01L29/66628 , H01L29/66795 , H01L29/785
Abstract: A method comprising steps of removing a first dielectric material, including a hard mask layer and one or more spacer material layers, from a semiconductor device having a sacrificial gate whose sidewalls being covered by said spacer material layers, and a raised source and a raised drain region with both, together with said sacrificial gate, being covered by said hard mask layer, wherein the removing is selective to the sacrificial gate, raised source region and raised drain region and creates a void between each of the raised source region, raised drain region and sacrificial gate. The method includes depositing a conformal layer of a second dielectric material to the semiconductor device, wherein the second material conforms in a uniform layer to the raised source region, raised drain region and sacrificial gate, and fills the void between each of the raised source region, raised drain region and sacrificial gate.
-
公开(公告)号:US09373580B2
公开(公告)日:2016-06-21
申请号:US14140060
申请日:2013-12-24
Applicant: GLOBALFOUNDRIES INC.
Inventor: John C. Arnold , Sean D. Burns , Steven J. Holmes , David V. Horak , Muthumanickam Sankarapandian , Yunpeng Yin
IPC: H01L21/00 , H01L23/522 , G03F7/00 , G03F7/09 , H01L21/768 , H01L21/033 , H01L21/311 , H01L21/308
CPC classification number: H01L23/5226 , G03F7/0035 , G03F7/091 , G03F7/094 , H01L21/0332 , H01L21/0338 , H01L21/3081 , H01L21/3088 , H01L21/31144 , H01L21/76811 , H01L21/76816 , H01L2924/0002 , Y10T428/24355 , H01L2924/00
Abstract: A first metallic hard mask layer over an interconnect-level dielectric layer is patterned with a line pattern. At least one dielectric material layer, a second metallic hard mask layer, a first organic planarization layer (OPL), and a first photoresist are applied above the first metallic hard mask layer. A first via pattern is transferred from the first photoresist layer into the second metallic hard mask layer. A second OPL and a second photoresist are applied and patterned with a second via pattern, which is transferred into the second metallic hard mask layer. A first composite pattern of the first and second via patterns is transferred into the at least one dielectric material layer. A second composite pattern that limits the first composite pattern with the areas of the openings in the first metallic hard mask layer is transferred into the interconnect-level dielectric layer.
Abstract translation: 在互连级介质层上的第一金属硬掩模层用线图案图案化。 在第一金属硬掩模层上方施加至少一个介电材料层,第二金属硬掩模层,第一有机平坦化层(OPL)和第一光致抗蚀剂。 第一通孔图案从第一光致抗蚀剂层转移到第二金属硬掩模层中。 第二OPL和第二光致抗蚀剂被施加和图案化,第二通孔图案被转移到第二金属硬掩模层中。 第一和第二通孔图案的第一复合图案被转移到至少一个介电材料层中。 将第一复合图案与第一金属硬掩模层中的开口的面积限制的第二复合图案被转移到互连级介质层中。
-
-
-
-
-
-
-
-
-