-
公开(公告)号:US20160370839A1
公开(公告)日:2016-12-22
申请号:US15255791
申请日:2016-09-02
Applicant: Intel Corporation
Inventor: Tapan A. Ganpule , Inder M. Sodhi , Yair Talker , Inbar Falkov , Tanveer R. Khondker
IPC: G06F1/32
CPC classification number: G06F1/324 , G06F1/08 , G06F1/10 , G06F1/3287 , G06F1/3296 , Y02D10/172
Abstract: In one embodiment, a processor includes a plurality of functional units each to independently execute instructions and a clock distribution circuit having a clock signal generator to generate a clock signal. The clock distribution circuit is coupled to receive a first operating voltage from a first voltage rail and the functional units are coupled to independently receive at least one second operating voltage from one or more second voltage rails. Other embodiments are described and claimed.
-
公开(公告)号:US10659061B2
公开(公告)日:2020-05-19
申请号:US16472835
申请日:2016-12-27
Applicant: Intel Corporation
Inventor: Elias Nassar , Eyal Fayneh , Inbar Falkov , Elan Banin , Rotem Banin , Ofir Degani , Samer Nassar
Abstract: A divider-less fractional digital phase locked loop (PLL) is disclosed and can include a time-to-digital converter (TDC) to receive a reference clock signal and a digitally control oscillator (DCO) clock signal, and generate a phase difference signal based on the reference clock signal and the DCO clock signal. A counter coupled in parallel to the TDC can receive the clock signal and count an output frequency of the clock signal to detect reference noise within the reference signal that is above a threshold. A sampler can sample an output of the counter using a replica of the reference signal, and generate a plurality of samples. A sample selector can select one of the plurality of samples based on the phase difference signal. A digital phase detector (DPD) can generate an output phase measurement based on the phase difference signal and the selected sample of the plurality of samples.
-
公开(公告)号:US20190334533A1
公开(公告)日:2019-10-31
申请号:US16472835
申请日:2016-12-27
Applicant: Intel Corporation
Inventor: Elias Nassar , Eyal Fayneh , Inbar Falkov , Elan Banin , Rotem Banin , Ofir Degani , Samer Nassar
Abstract: A divider-less fractional digital phase locked loop (PLL) is disclosed and can include a time-to-digital converter (TDC) to receive a reference clock signal and a digitally control oscillator (DCO) clock signal, and generate a phase difference signal based on the reference clock signal and the DCO clock signal. A counter coupled in parallel to the TDC can receive the clock signal and count an output frequency of the clock signal to detect reference noise within the reference signal that is above a threshold. A sampler can sample an output of the counter using a replica of the reference signal, and generate a plurality of samples. A sample selector can select one of the plurality of samples based on the phase difference signal. A digital phase detector (DPD) can generate an output phase measurement based on the phase difference signal and the selected sample of the plurality of samples.
-
公开(公告)号:US10218379B2
公开(公告)日:2019-02-26
申请号:US15944229
申请日:2018-04-03
Applicant: Intel Corporation
Inventor: Rotem Banin , Elias Nassar , Inbar Falkov , Eyal Fayneh , Ofir Degani , Sebastian Sievert
Abstract: Some embodiments include apparatus and methods using a first digital-to-time converter (DTC) circuit to receive an input clock signal and generate a first clock signal based on the input clock signal, a second DTC circuit to receive the input clock signal and generate a second clock signal based on the input clock signal, and an output circuit to receive the first and second clock signals to generate an output clock signal based on the first and second clock signals.
-
公开(公告)号:US09965019B2
公开(公告)日:2018-05-08
申请号:US15255791
申请日:2016-09-02
Applicant: Intel Corporation
Inventor: Tapan A. Ganpule , Inder M. Sodhi , Yair Talker , Inbar Falkov , Tanveer R. Khondker
CPC classification number: G06F1/324 , G06F1/08 , G06F1/10 , G06F1/3287 , G06F1/3296 , Y02D10/172
Abstract: In one embodiment, a processor includes a plurality of functional units each to independently execute instructions and a clock distribution circuit having a clock signal generator to generate a clock signal. The clock distribution circuit is coupled to receive a first operating voltage from a first voltage rail and the functional units are coupled to independently receive at least one second operating voltage from one or more second voltage rails. Other embodiments are described and claimed.
-
公开(公告)号:US20180226985A1
公开(公告)日:2018-08-09
申请号:US15944229
申请日:2018-04-03
Applicant: Intel Corporation
Inventor: Rotem Banin , Elias Nassar , Inbar Falkov , Eyal Fayneh , Ofir Degani , Sebastian Sievert
CPC classification number: H03K19/21 , H03K5/131 , H03K2005/00058 , H03L7/091
Abstract: Some embodiments include apparatus and methods using a first digital-to-time converter (DTC) circuit to receive an input clock signal and generate a first clock signal based on the input clock signal, a second DTC circuit to receive the input clock signal and generate a second clock signal based on the input clock signal, and an output circuit to receive the first and second clock signals to generate an output clock signal based on the first and second clock signals.
-
公开(公告)号:US09941898B1
公开(公告)日:2018-04-10
申请号:US15391575
申请日:2016-12-27
Applicant: Intel Corporation
Inventor: Rotem Banin , Elias Nassar , Inbar Falkov , Eyal Fayneh , Ofir Degani , Sebastian Sievert
CPC classification number: H03M1/82 , H03K5/131 , H03K19/21 , H03K2005/00058 , H03L7/091 , H03M1/662
Abstract: Some embodiments include apparatus and methods using a first digital-to-time converter (DTC) circuit to receive an input clock signal and generate a first clock signal based on the input clock signal, a second DTC circuit to receive the input clock signal and generate a second clock signal based on the input clock signal, and an output circuit to receive the first and second clock signals to generate an output clock signal based on the first and second clock signals.
-
公开(公告)号:US09791834B1
公开(公告)日:2017-10-17
申请号:US15393115
申请日:2016-12-28
Applicant: Intel Corporation
Inventor: Elias Nassar , Samer Nassar , Eyal Fayneh , Rotem Banin , Ofir Degani , Inbar Falkov
CPC classification number: G04F10/005 , G04G5/00
Abstract: A system includes a digital-to-time converter (DTC) to generate output signals with phase offsets set by a plurality of DTC input values and a time-to-digital converter (TDC) operatively coupled to the DTC, wherein the TDC has a lower resolution than the DTC. The system also includes a processing component operatively coupled to the DTC and the TDC. The processing device, for each of a plurality of TDC thresholds, determines a DTC input value corresponding to a respective TDC threshold. The processing device may then generate a calibration function based on the determined DTC input values and corresponding TDC thresholds.
-
9.
公开(公告)号:US11327523B2
公开(公告)日:2022-05-10
申请号:US16799480
申请日:2020-02-24
Applicant: Intel Corporation
Inventor: Eyal Fayneh , Elias Nassar , Inbar Falkov , Ramkumar Krithivasan , Vijay K. Vuppaladadium , Miguel A. Corvacho Hernandez , Samer Nassar , Yair Talker
Abstract: A system is provided which comprises: a first circuitry to generate a first clock signal; and a second circuitry to generate a second clock signal such that: a frequency of the second clock signal is varied over a clock pulse of the first clock signal, and an average of the frequency of the second clock signal over the clock pulse of the first clock signal is substantially maintained at a target frequency.
-
10.
公开(公告)号:US10571953B2
公开(公告)日:2020-02-25
申请号:US15642109
申请日:2017-07-05
Applicant: Intel Corporation
Inventor: Eyal Fayneh , Elias Nassar , Inbar Falkov , Ramkumar Krithivasan , Vijay K. Vuppaladadium , Miguel A. Corvacho Hernandez , Samer Nasser , Yair Talker
Abstract: A system is provided which comprises: a first circuitry to generate a first clock signal; and a second circuitry to generate a second clock signal such that: a frequency of the second clock signal is varied over a clock pulse of the first clock signal, and an average of the frequency of the second clock signal over the clock pulse of the first clock signal is substantially maintained at a target frequency.
-
-
-
-
-
-
-
-
-