-
公开(公告)号:US20220199760A1
公开(公告)日:2022-06-23
申请号:US17129875
申请日:2020-12-21
Applicant: Intel Corporation
Inventor: Abhishek A. SHARMA , Noriyuki SATO , Sudarat LEE , Scott B. CLENDENNING , Sudipto NASKAR , Manish CHANDHOK , Hui Jae YOO , Van H. LE
IPC: H01L49/02 , H01L23/522 , H01L23/528 , H01G4/10
Abstract: An integrated circuit (IC) structure having a plurality of backend double-walled capacitors (DWCs) are described. In an example, a first interconnect layer is disposed over a substrate and a second interconnect layer is disposed over the first interconnect layer. In the example, a plurality of DWCs are disposed in the first interconnect layer or the second interconnect layer to provide capacitance to assist the first interconnect layer and the second interconnect layer in providing electrical signal routing and power distribution to one or more devices in the IC structure. In examples, the IC structure includes a logic IC or a coupling substrate.
-
2.
公开(公告)号:US20200313076A1
公开(公告)日:2020-10-01
申请号:US16367131
申请日:2019-03-27
Applicant: Intel Corporation
Inventor: Kaan OGUZ , Christopher WIEGAND , Noriyuki SATO , Angeline SMITH , Tanay GOSAVI
Abstract: A spin orbit memory device includes a first electrode including a beta-phase material. The spin orbit memory device further includes a material layer stack on a portion of the first electrode. The material layer stack includes a first layer on the first electrode, where the first layer includes a bcc material such as molybdenum. The material layer stack further includes layers of a perpendicular magnetic tunnel junction (pMTJ) device on the first layer. The pMTJ device includes a free magnet structure on the first layer, where the free magnet structure includes a first magnet and a second magnet on the first magnet. The pMTJ device further includes a fixed magnet above the free magnet structure and a tunnel barrier layer between the magnet structure and the third magnet and a second electrode coupled with the second magnet.
-
公开(公告)号:US20220199807A1
公开(公告)日:2022-06-23
申请号:US17129867
申请日:2020-12-21
Applicant: Intel Corporation
Inventor: Noriyuki SATO , Sarah ATANASOV , Abhishek A. Sharma , Bernhard SELL , Chieh-Jen KU , Elliot N. TAN , Hui Jae YOO , Travis W. LAJOIE , Van H. LE , Pei-Hua WANG , Jason PECK , Tobias BROWN-HEFT
IPC: H01L29/66 , H01L27/092 , H01L21/8234
Abstract: Thin film transistors fabricated using a spacer as a fin are described. In an example, a method of forming a fin transistor structure includes patterning a plurality of backbone pillars on a semiconductor substrate. The method may then include conformally depositing a spacer layer over the plurality of backbone pillars and the semiconductor substrate. A spacer etch of the spacer layer is then performed to leave a sidewall of the spacer layer on a backbone pillar to form a fin of the fin transistor structure. Other embodiments may be described and claimed
-
4.
公开(公告)号:US20200006637A1
公开(公告)日:2020-01-02
申请号:US16024714
申请日:2018-06-29
Applicant: Intel Corporation
Inventor: Tanay GOSAVI , Sasikanth MANIPATRUNI , Chia-Ching LIN , Kaan OGUZ , Christopher WIEGAND , Angeline SMITH , Noriyuki SATO , Kevin O'BRIEN , Benjamin BUFORD , Ian YOUNG , MD Tofizur RAHMAN
Abstract: Embodiments herein relate to a system, apparatus, and/or process for producing a spin orbit torque (SOT) electrode that includes a first layer with a first side to couple with a free layer of a magnetic tunnel junction (MTJ) and a second layer coupled with a second side of the first layer opposite the first side, where a value of an electrical resistance in the first SOT layer is lower than a value of an electrical resistance in the second SOT layer and where a current applied to the SOT electrode is to cause current to preferentially flow in the first SOT layer to cause a magnetic polarization of the free layer to change directions. During production of the SOT electrode, the second layer may act as an etch stop.
-
公开(公告)号:US20200313075A1
公开(公告)日:2020-10-01
申请号:US16367129
申请日:2019-03-27
Applicant: Intel Corporation
Inventor: Noriyuki SATO , Angeline SMITH , Tanay GOSAVI , Sasikanth MANIPATRUNI , Kaan OGUZ , Kevin O'Brien , Benjamin BUFORD , Tofizur RAHMAN , Rohan PATIL , Nafees KABIR , Michael CHRISTENSON , Ian YOUNG , Hui Jae YOO , Christopher WIEGAND
Abstract: A memory device includes a first electrode including a spin-orbit material, a magnetic junction on a portion of the first electrode and a first structure including a dielectric on a portion of the first electrode. The first structure has a first sidewall and a second sidewall opposite to the first sidewall. The memory device further includes a second structure on a portion of the first electrode, where the second structure has a sidewall adjacent to the second sidewall of the first structure. The memory device further includes a first conductive interconnect above and coupled with each of the magnetic junction and the second structure and a second conductive interconnect below and coupled with the first electrode, where the second conductive interconnect is laterally distant from the magnetic junction and the second structure.
-
公开(公告)号:US20200312908A1
公开(公告)日:2020-10-01
申请号:US16367133
申请日:2019-03-27
Applicant: Intel Corporation
Inventor: Kaan OGUZ , Christopher WIEGAND , Noriyuki SATO , Angeline SMITH , Tanay GOSAVI
Abstract: A spin orbit memory device includes a material layer stack on a spin orbit electrode. The material layer stack includes a magnetic tunnel junction (MTJ) and a synthetic antiferromagnetic (SAF) structure on the MTJ. The SAF structure includes a first magnet structure and a second magnet structure separated by an antiferromagnetic coupling layer. The first magnet structure includes a first magnet and a second magnet separated by a single layer of a non-magnetic material such as platinum. The second magnet structure includes a stack of bilayers, where each bilayer includes a layer of platinum on a layer of a magnetic material such.
-
公开(公告)号:US20200279850A1
公开(公告)日:2020-09-03
申请号:US16827542
申请日:2020-03-23
Applicant: Intel Corporation
Inventor: Abhishek SHARMA , Noriyuki SATO , Sarah ATANASOV , Huseyin Ekin SUMBUL , Gregory K. CHEN , Phil KNAG , Ram KRISHNAMURTHY , Hui Jae YOO , Van H. LE
IPC: H01L27/108 , H01L27/12 , G11C11/4096
Abstract: Examples herein relate to a memory device comprising an eDRAM memory cell, the eDRAM memory cell can include a write circuit formed at least partially over a storage cell and a read circuit formed at least partially under the storage cell; a compute near memory device bonded to the memory device; a processor; and an interface from the memory device to the processor. In some examples, circuitry is included to provide an output of the memory device to emulate output read rate of an SRAM memory device comprises one or more of: a controller, a multiplexer, or a register. Bonding of a surface of the memory device can be made to a compute near memory device or other circuitry. In some examples, a layer with read circuitry can be bonded to a layer with storage cells. Any layers can be bonded together using techniques described herein.
-
公开(公告)号:US20220199628A1
公开(公告)日:2022-06-23
申请号:US17129869
申请日:2020-12-21
Applicant: Intel Corporation
Inventor: Noriyuki SATO , Sarah ATANASOV , Abhishek A. SHARMA , Bernhard SELL , Chieh-Jen KU , Arnab SEN GUPTA , Matthew V. METZ , Elliot N. TAN , Hui Jae YOO , Travis W. LAJOIE , Van H. LE , Pei-Hua WANG
IPC: H01L27/108 , H01L29/786
Abstract: An integrated circuit (IC) structure in a memory device is described. In an example, the IC structure includes a memory cell including a bitline (BL) extending along a first direction and a channel extending along a second direction above and diagonal to the BL. In the example, a wordline (WL) extends in a third direction perpendicular to the first direction of the BL and intersects with the channel to control a current in the channel along a gated channel length. In some examples, the channel is electrically coupled on a first side to a storage capacitor via a storage node contact (SNC) and on a second side to the BL via a bit line contact (BLC) located on an underside or backside of the channel.
-
公开(公告)号:US20220165735A1
公开(公告)日:2022-05-26
申请号:US17670248
申请日:2022-02-11
Applicant: Intel Corporation
Inventor: Abhishek SHARMA , Noriyuki SATO , Sarah ATANASOV , Huseyin Ekin SUMBUL , Gregory K. CHEN , Phil KNAG , Ram KRISHNAMURTHY , Hui Jae YOO , Van H. LE
IPC: H01L27/108 , H01L27/12 , G11C11/4096
Abstract: Examples herein relate to a memory device comprising an eDRAM memory cell, the eDRAM memory cell can include a write circuit formed at least partially over a storage cell and a read circuit formed at least partially under the storage cell; a compute near memory device bonded to the memory device; a processor; and an interface from the memory device to the processor. In some examples, circuitry is included to provide an output of the memory device to emulate output read rate of an SRAM memory device comprises one or more of: a controller, a multiplexer, or a register. Bonding of a surface of the memory device can be made to a compute near memory device or other circuitry. In some examples, a layer with read circuitry can be bonded to a layer with storage cells. Any layers can be bonded together using techniques described herein.
-
10.
公开(公告)号:US20200211974A1
公开(公告)日:2020-07-02
申请号:US16232524
申请日:2018-12-26
Applicant: Intel Corporation
Inventor: Noriyuki SATO , Kevin LIN , Kevin O'BRIEN , Hui Jae YOO
IPC: H01L23/532 , H01L43/10 , H01L43/12 , H01L21/768 , H01L23/522
Abstract: A multilayer conductive line is disclosed. The multilayer conductive line includes a dielectric layer, a Ta barrier layer on the dielectric layer and a superlattice on the Ta barrier layer. The superlattice includes a plurality of interleaved ferromagnetic and non-ferromagnetic material.
-
-
-
-
-
-
-
-
-