Methods of Manufacturing Semiconductor Memory Devices with Unit Cells Having Charge Trapping Layers
    1.
    发明申请
    Methods of Manufacturing Semiconductor Memory Devices with Unit Cells Having Charge Trapping Layers 失效
    制造具有电荷陷阱层的单元电池的半导体存储器件的方法

    公开(公告)号:US20070264793A1

    公开(公告)日:2007-11-15

    申请号:US11746761

    申请日:2007-05-10

    IPC分类号: H01L21/76

    摘要: In a method of manufacturing a semiconductor device such as a SONOS type semiconductor device, a trench is formed on a substrate. An isolation layer protruding from the substrate is formed to fill the trench. After a first layer is formed on the substrate, a preliminary second layer pattern is formed on the first layer. The preliminary second layer pattern has an upper face substantially lower than or substantially equal to an upper face of the isolation layer. A third layer is formed on the preliminary second layer and the isolation layer. A fourth layer is formed on the third layer. The fourth layer, the third layer, the preliminary second layer pattern and the first layer are partially etched to form a gate structure on the substrate. Source/drain regions are formed at portions of the substrate adjacent to the gate structure.

    摘要翻译: 在制造诸如SONOS型半导体器件的半导体器件的方法中,在衬底上形成沟槽。 形成从衬底突出的隔离层以填充沟槽。 在基板上形成第一层之后,在第一层上形成预备的第二层图案。 预备的第二层图案具有基本上低于或基本上等于隔离层的上表面的上表面。 在初步第二层和隔离层上形成第三层。 在第三层上形成第四层。 部分蚀刻第四层,第三层,初步第二层图案和第一层,以在基板上形成栅极结构。 源极/漏极区域形成在与栅极结构相邻的衬底的部分处。

    Methods of manufacturing semiconductor memory devices with unit cells having charge trapping layers
    2.
    发明授权
    Methods of manufacturing semiconductor memory devices with unit cells having charge trapping layers 失效
    制造具有电荷捕获层的单元电池的半导体存储器件的方法

    公开(公告)号:US07498217B2

    公开(公告)日:2009-03-03

    申请号:US11746761

    申请日:2007-05-10

    摘要: In a method of manufacturing a semiconductor device such as a SONOS type semiconductor device, a trench is formed on a substrate. An isolation layer protruding from the substrate is formed to fill the trench. After a first layer is formed on the substrate, a preliminary second layer pattern is formed on the first layer. The preliminary second layer pattern has an upper face substantially lower than or substantially equal to an upper face of the isolation layer. A third layer is formed on the preliminary second layer and the isolation layer. A fourth layer is formed on the third layer. The fourth layer, the third layer, the preliminary second layer pattern and the first layer are partially etched to form a gate structure on the substrate. Source/drain regions are formed at portions of the substrate adjacent to the gate structure.

    摘要翻译: 在制造诸如SONOS型半导体器件的半导体器件的方法中,在衬底上形成沟槽。 形成从衬底突出的隔离层以填充沟槽。 在基板上形成第一层之后,在第一层上形成预备的第二层图案。 预备的第二层图案具有基本上低于或基本上等于隔离层的上表面的上表面。 在初步第二层和隔离层上形成第三层。 在第三层上形成第四层。 部分蚀刻第四层,第三层,初步第二层图案和第一层,以在基板上形成栅极结构。 源极/漏极区域形成在与栅极结构相邻的衬底的部分处。

    Method of fabricating a semiconductor device
    3.
    发明授权
    Method of fabricating a semiconductor device 有权
    制造半导体器件的方法

    公开(公告)号:US07704828B2

    公开(公告)日:2010-04-27

    申请号:US11741639

    申请日:2007-04-27

    IPC分类号: H01L21/8242

    CPC分类号: H01L28/91

    摘要: A method of fabricating a semiconductor device is provided. The method includes forming a mold for forming a storage electrode, forming sacrificial spacers at side walls of openings in the mold, forming a conductive film for a storage electrode along the inside of the openings, removing the mold by a wet etching process, removing the sacrificial spacers by a dry etching process, and sequentially forming a dielectric film and an upper electrode on the storage electrode.

    摘要翻译: 提供一种制造半导体器件的方法。 该方法包括形成用于形成存储电极的模具,在模具的开口的侧壁处形成牺牲隔离物,沿着开口的内部形成用于存储电极的导电膜,通过湿法蚀刻工艺移除模具, 牺牲隔离物,并且在存储电极上依次形成电介质膜和上电极。