Partial vertical memory cell and method of fabricating the same
    3.
    发明授权
    Partial vertical memory cell and method of fabricating the same 有权
    部分垂直记忆单元及其制造方法

    公开(公告)号:US07033886B2

    公开(公告)日:2006-04-25

    申请号:US10998219

    申请日:2004-11-26

    IPC分类号: H01L21/8242

    摘要: A partial vertical memory cell and fabrication method thereof. A semiconductor substrate is provided, in which two deep trenches having deep trench capacitors respectively are formed, and the deep trench capacitors are lower than a top surface of the semiconductor substrate. A portion of the semiconductor outside the deep trenches is removed to form a pillar between. The pillar is ion implanted to form an ion-doped area in the pillar corner acting as a S/D area. A gate dielectric layer and a conducting layer are conformally formed on the pillar sequentially. An isolation is formed in the semiconductor substrate beside the conducting layer. The conducting layer is defined to form a first gate and a second gate.

    摘要翻译: 局部垂直存储单元及其制造方法。 提供一种半导体衬底,其中分别形成具有深沟槽电容器的两个深沟槽,并且深沟槽电容器低于半导体衬底的顶表面。 在深沟槽外部的半导体的一部分被去除以在其之间形成柱。 柱被离子注入以在柱角中形成作为S / D区域的离子掺杂区域。 栅极电介质层和导电层依次形成在柱上。 在导电层旁边的半导体衬底中形成隔离。 导电层被限定为形成第一栅极和第二栅极。

    Memory device with vertical transistors and deep trench capacitors and method of fabricating the same
    4.
    发明授权
    Memory device with vertical transistors and deep trench capacitors and method of fabricating the same 有权
    具有垂直晶体管和深沟槽电容器的存储器件及其制造方法

    公开(公告)号:US07009236B2

    公开(公告)日:2006-03-07

    申请号:US10691173

    申请日:2003-10-22

    IPC分类号: H01L27/108

    CPC分类号: H01L27/10864 H01L27/10867

    摘要: A memory device with vertical transistors and deep trench capacitors. The device includes a substrate containing at least one deep trench and a capacitor deposited in the lower portion of the deep trench. A conducting structure, having a first conductive layer and a second conductive layer, is deposited on the trench capacitor. A ring shaped insulator is deposited on the sidewall and between the substrate and the first conductive layer. The first conductive layer is surrounded by the ring shaped insulator, and the second conductive layer is deposited on the first conductive layer and the ring shaped insulator. A diffusion barrier between the second conductive layer and the substrate of the deep trench is deposited on one side of the sidewall of the deep trench. A TTO is deposited on the conducting structure. A control gate is deposited on the TTO.

    摘要翻译: 具有垂直晶体管和深沟槽电容器的存储器件。 该器件包括含有至少一个深沟槽和沉积在深沟槽的下部的电容器的衬底。 具有第一导电层和第二导电层的导电结构沉积在沟槽电容器上。 环形绝缘体沉积在侧壁上以及衬底和第一导电层之间。 第一导电层被环形绝缘体包围,并且第二导电层沉积在第一导电层和环形绝缘体上。 在深沟槽的侧壁的一侧上沉积第二导电层和深沟槽的衬底之间的扩散阻挡层。 TTO沉积在导电结构上。 控制门被存放在TTO上。

    Deep trench self-alignment process for an active area of a partial vertical cell
    7.
    发明授权
    Deep trench self-alignment process for an active area of a partial vertical cell 有权
    用于部分垂直单元的活动区域的深沟槽自对准过程

    公开(公告)号:US07056832B2

    公开(公告)日:2006-06-06

    申请号:US10622965

    申请日:2003-07-18

    IPC分类号: H01L21/302

    CPC分类号: H01L27/10864 H01L27/10867

    摘要: A deep trench self-alignment process for an active area of a partial vertical cell. A semiconductor substrate with two deep trenches is provided. A deep trench capacitor is formed in each deep trench, and an isolating layer is formed thereon. Each trench is filled with a mask layer. A photoresist layer is formed on the semiconductor substrate between the deep trenches, and the photoresist layer partially covers the mask layer. The semiconductor substrate is etched lower than the isolating layer using the photoresist layer and the mask layer as masks. The photoresist layer and the mask layer are removed, such that the pillar semiconductor substrate between the deep trenches functions as an active area.

    摘要翻译: 用于部分垂直单元的活动区域的深沟槽自对准过程。 提供具有两个深沟槽的半导体衬底。 在每个深沟槽中形成深沟槽电容器,并在其上形成隔离层。 每个沟槽填充有掩模层。 在深沟槽之间的半导体衬底上形成光致抗蚀剂层,并且光致抗蚀剂层部分地覆盖掩模层。 使用光致抗蚀剂层和掩模层作为掩模,将半导体衬底蚀刻成比隔离层低。 去除光致抗蚀剂层和掩模层,使得深沟槽之间的柱状半导体衬底用作有效区域。

    DYNAMIC RANDOM ACCESS MEMORY CELL LAYOUT AND FABRICATION METHOD THEREOF
    9.
    发明申请
    DYNAMIC RANDOM ACCESS MEMORY CELL LAYOUT AND FABRICATION METHOD THEREOF 审中-公开
    动态随机访问存储单元布局及其制造方法

    公开(公告)号:US20070152263A1

    公开(公告)日:2007-07-05

    申请号:US11687573

    申请日:2007-03-16

    IPC分类号: H01L29/788

    摘要: A dynamic random access memory (DRAM) cell layout for arranging deep trenches and active areas and a fabrication method thereof. An active area comprises two vertical transistors, a common bitline contact and two deep trenches. The first vertical transistor is formed on a region where the first deep trench is partially overlapped with the first gate conductive line. The second vertical transistor is formed on a region where the second deep trench is partially overlapped with the second gate conductive line.

    摘要翻译: 用于布置深沟槽和有源区域的动态随机存取存储器(DRAM)单元布局及其制造方法。 有源区域包括两个垂直晶体管,一个常见的位线触点和两个深沟槽。 第一垂直晶体管形成在第一深沟槽与第一栅极导电线部分重叠的区域上。 第二垂直晶体管形成在第二深沟槽与第二栅极导电线部分重叠的区域上。

    Memory device with vertical transistors and deep trench capacitors and method of fabricating the same
    10.
    发明授权
    Memory device with vertical transistors and deep trench capacitors and method of fabricating the same 有权
    具有垂直晶体管和深沟槽电容器的存储器件及其制造方法

    公开(公告)号:US07211483B2

    公开(公告)日:2007-05-01

    申请号:US11068173

    申请日:2005-02-28

    IPC分类号: H01L21/8242

    CPC分类号: H01L27/10864 H01L27/10867

    摘要: A memory device with vertical transistors and deep trench capacitors. The device includes a substrate containing at least one deep trench and a capacitor deposited in the lower portion of the deep trench. A conducting structure, having a first conductive layer and a second conductive layer, is deposited on the trench capacitor. A ring shaped insulator is deposited on the sidewall and between the substrate and the first conductive layer. The first conductive layer is surrounded by the ring shaped insulator, and the second conductive layer is deposited on the first conductive layer and the ring shaped insulator. A diffusion barrier between the second conductive layer and the substrate of the deep trench is deposited on one side of the sidewall of the deep trench. A TTO is deposited on the conducting structure. A control gate is deposited on the TTO.

    摘要翻译: 具有垂直晶体管和深沟槽电容器的存储器件。 该器件包括含有至少一个深沟槽和沉积在深沟槽的下部的电容器的衬底。 具有第一导电层和第二导电层的导电结构沉积在沟槽电容器上。 环形绝缘体沉积在侧壁上以及衬底和第一导电层之间。 第一导电层被环形绝缘体包围,并且第二导电层沉积在第一导电层和环形绝缘体上。 在深沟槽的侧壁的一侧上沉积第二导电层和深沟槽的衬底之间的扩散阻挡层。 TTO沉积在导电结构上。 控制门被存放在TTO上。