Method and apparatus for hybrid chip-level voltage scaling

    公开(公告)号:US09933827B2

    公开(公告)日:2018-04-03

    申请号:US13771064

    申请日:2013-02-19

    CPC classification number: G06F1/3206 G06F1/3296 Y02D10/172 Y10T307/406

    Abstract: Various aspects of a power management approach for a system-on-a-chip (SoC) is disclosed herein. In one aspect, the approach includes implementing a power profile for supplying power to a plurality of subsystems on a shared power bus in the SoC. The power profile includes at least one adjustable parameter for controlling the supplied power during an active use state. The approach further includes detecting a power profile change trigger; modifying the power profile based on the power profile change trigger; and adjusting the supplied power during the active use state based on the modified power profile to maintain a predetermined supplied power level.

    METHOD AND APPARATUS FOR HYBRID CHIP-LEVEL VOLTAGE SCALING
    2.
    发明申请
    METHOD AND APPARATUS FOR HYBRID CHIP-LEVEL VOLTAGE SCALING 有权
    混合电位电平放大的方法和装置

    公开(公告)号:US20140232188A1

    公开(公告)日:2014-08-21

    申请号:US13771064

    申请日:2013-02-19

    CPC classification number: G06F1/3206 G06F1/3296 Y02D10/172 Y10T307/406

    Abstract: Various aspects of a power management approach for a system-on-a-chip (SoC) is disclosed herein. In one aspect, the approach includes implementing a power profile for supplying power to a plurality of subsystems on a shared power bus in the SoC. The power profile includes at least one adjustable parameter for controlling the supplied power during an active use state. The approach further includes detecting a power profile change trigger; modifying the power profile based on the power profile change trigger; and adjusting the supplied power during the active use state based on the modified power profile to maintain a predetermined supplied power level

    Abstract translation: 本文公开了片上系统(SoC)的功率管理方法的各个方面。 在一个方面,该方法包括实现用于向SoC中的共享电力总线上的多个子系统供电的功率分布。 功率分布包括用于在主动使用状态期间控制供电的至少一个可调参数。 该方法还包括检测功率分布变化触发; 基于功率分布变化触发来修改功率曲线; 以及基于所述修改的功率曲线在所述主动使用状态期间调整所提供的功率以维持预定的供电功率水平

    SYSTEM AND METHOD OF ADAPTIVE VOLTAGE SCALING
    4.
    发明申请
    SYSTEM AND METHOD OF ADAPTIVE VOLTAGE SCALING 有权
    自适应电压调节系统及方法

    公开(公告)号:US20140157007A1

    公开(公告)日:2014-06-05

    申请号:US13692735

    申请日:2012-12-03

    Inventor: Madan Krishnappa

    CPC classification number: H02J4/00 G06F1/28 G06F1/3296 Y02D10/172

    Abstract: A particular method includes, prior to issuing a recommendation by an adaptive voltage scaling (AVS) system, performing a first iteration of an AVS operation to sample characteristics of a semiconductor device to determine a first adjustment recommendation. The method further includes performing at least one additional iteration of the AVS operation to determine at least one additional adjustment iteration. When a threshold number of consecutive adjustment recommendations are consistent, the method includes issuing the recommendation by the AVS system.

    Abstract translation: 一种特定的方法包括,在通过自适应电压缩放(AVS)系统发布推荐之前,执行AVS操作的第一次迭代来采样半导体器件的特性以确定第一调整推荐。 该方法还包括执行AVS操作的至少一次附加迭代以确定至少一个附加的调整迭代。 当连续调整建议的阈值数量一致时,该方法包括由AVS系统发布推荐。

    Thermal mitigation of multi-core processor

    公开(公告)号:US10114443B2

    公开(公告)日:2018-10-30

    申请号:US15441124

    申请日:2017-02-23

    Abstract: A thermal controller for managing thermal energy of a multi-core processor is provided. The cores include a first core processing a load and remaining cores. The thermal controller is configured to determine that a temperature of the first core is greater than a first threshold, determine a temperature of a second core of the remaining cores in response to determining that the temperature of the first core is greater than the first threshold, and determine whether the temperature of the second core is greater than or less than a second threshold. The thermal controller is configured to transfer at least a portion of the load of the first core to the second core in response to determining that the temperature of the first core is greater than the first threshold and based on whether the temperature of the second core is greater than or less than the second threshold.

    METHOD FOR PERFORMING ADAPTIVE VOLTAGE SCALING (AVS) AND INTEGRATED CIRCUIT CONFIGURED TO PERFORM AVS
    7.
    发明申请
    METHOD FOR PERFORMING ADAPTIVE VOLTAGE SCALING (AVS) AND INTEGRATED CIRCUIT CONFIGURED TO PERFORM AVS 有权
    用于执行自适应电压调节(AVS)和配置为执行AVS的集成电路的方法

    公开(公告)号:US20140191794A1

    公开(公告)日:2014-07-10

    申请号:US13736295

    申请日:2013-01-08

    CPC classification number: G05F1/10 G06F1/3206 G06F1/3296 Y02D10/172 Y02D50/20

    Abstract: An integrated circuit (IC) includes an adaptive voltage scaling (AVS) controller configured to control a voltage supplied to a portion of the IC and at least one sensor configured to sense at least one state of the IC and to provide an output signal indicative of the at least one sensed state to the AVS controller, the IC having a first setting and a second setting, the AVS controller being configured to use the output signal to control the voltage in the first setting and the AVS controller being configured to control the voltage independently of the output signal in the second setting. Also a method of performing AVS is provided.

    Abstract translation: 集成电路(IC)包括自适应电压调节(AVS)控制器,其被配置为控制提供给IC的一部分的电压以及被配置为感测IC的至少一个状态的至少一个传感器,并且提供指示 所述至少一个感测状态到所述AVS控制器,所述IC具有第一设置和第二设置,所述AVS控制器被配置为使用所述输出信号来控制所述第一设置中的电压,并且所述AVS控制器被配置为控制所述电压 独立于第二设置中的输出信号。 还提供了一种执行AVS的方法。

    Channel less floor-planning in integrated circuits

    公开(公告)号:US11250197B1

    公开(公告)日:2022-02-15

    申请号:US17079727

    申请日:2020-10-26

    Abstract: Various embodiments may include integrated circuits (ICs) and methods for designing an integrated circuit (IC), such as a system-on-chip (SOC). Embodiments include methods for planning and producing ICs without communication channels, also referred to as channel-less ICs. Embodiments may include overlay hard macros that support routing and communication design without dedicated communication channels being needed between functional hard macros, such as cores of a SOC. Various embodiments may include an IC in which one or more interconnect hard macros and wires connecting a first functional hard macro, a second functional hard macro and the one or more interconnect hard macros are located within a third functional hard macro. In some embodiments, no communication channel may be present between the first functional hard macro, the second functional hard macro, and the third functional hard macro.

Patent Agency Ranking