-
公开(公告)号:US11916558B1
公开(公告)日:2024-02-27
申请号:US18080728
申请日:2022-12-13
Applicant: QUALCOMM Incorporated
Inventor: Yong Xu , Boris Dimitrov Andreev , Vikas Mahendiyan , Yuxin Li , Anand Meruva , Jeffrey Mark Hinrichs
CPC classification number: H03L7/0812 , G06F1/12 , H03K19/20
Abstract: A method for clock switching includes propagating a first clock signal through a first clock path, propagating a second clock signal through a second clock path, generating a first delay control signal based on the first clock signal, and generating a second delay control signal based on the second clock signal. The method also includes, in a first mode, coupling the first clock path to a delay circuit and inputting the first delay control signal to a control input of the delay circuit. The method also includes, in a second mode, coupling the second clock path to the delay circuit and inputting the second delay control signal to the control input of the delay circuit.
-
2.
公开(公告)号:US11120863B2
公开(公告)日:2021-09-14
申请号:US16752442
申请日:2020-01-24
Applicant: QUALCOMM INCORPORATED
Inventor: Farrukh Aquil , Vaishnav Srinivas , Mahalingam Nagarajan , Yong Xu
IPC: G11C11/4076 , G11C7/10 , G11C11/409 , G06F13/42
Abstract: Signal timing drift in a synchronous dynamic random access memory (SDRAM) system may be compensated for by performing write signal timing training using a multi-purpose command (MPC) first-in-first-out (FIFO) write and MPC FIFO read at periodic intervals interspersed with mission-mode SDRAM traffic. The test result samples obtained from the write signal timing training may be analyzed independently of mission-mode SDRAM traffic. The mission-mode timing of the SDRAM data bit signals relative to the SDRAM write clock signal may be adjusted based on the analysis.
-
公开(公告)号:US09305632B2
公开(公告)日:2016-04-05
申请号:US13901511
申请日:2013-05-23
Applicant: QUALCOMM Incorporated
Inventor: Zeeshan Shafaq Syed , Nan Chen , Yong Xu , Michael Thomas Fertsch , Boris Dimitrov Andreev , Zhiqin Chen , Chang Ki Kwon
IPC: G06F1/32 , G11C11/4074
CPC classification number: G11C11/4074 , G06F1/3275 , G06F1/3287 , Y02D10/14 , Y02D10/171 , Y02D50/20
Abstract: A method and an apparatus are provided. The apparatus is a hardware module that controls a power mode of a plurality of modules. The apparatus receives an indication of a desired operational frequency. Based on the received indication, the apparatus determines to switch from a first power mode associated with a first set of modules to a second power mode corresponding to the desired operational frequency and associated with a second set of modules. The apparatus enables modules in the second set of modules that are unassociated with the first power mode, stops traffic through the plurality of modules upon expiration of a time period after enabling the modules in the second set of modules that are unassociated with the first power mode, routes traffic through the second set of modules, and disables modules in the first set of modules that are unassociated with the second power mode.
Abstract translation: 提供了一种方法和装置。 该装置是控制多个模块的功率模式的硬件模块。 该装置接收到期望的操作频率的指示。 基于接收到的指示,设备确定从与第一组模块相关联的第一功率模式切换到对应于期望操作频率并与第二组模块相关联的第二功率模式。 该装置使得与第一功率模式不相关的第二组模块中的模块在启用与第一功率模式不相关的第二组模块中的模块之后的一段时间期满后停止通过多个模块的业务 通过第二组模块路由流量,并禁用与第二功率模式无关的第一组模块中的模块。
-
公开(公告)号:US11493949B2
公开(公告)日:2022-11-08
申请号:US16832855
申请日:2020-03-27
Applicant: Qualcomm Incorporated
Inventor: Farrukh Aquil , Mahalingam Nagarajan , Vaishnav Srinivas , Yong Xu
Abstract: Methods and apparatuses for improve clocking scheme to reduce power consumption are presented. The apparatus includes a host configured to communicate with a memory via a link. The host is further configured to receive a first clock from the memory; to receive, based on the first clock, data from the memory, in a first mode of a read operation; to generate a second clock, the second clock being generated independent of the first clock; and to receive, based on the second clock, data from the memory, in a second mode of the read operation.
-
公开(公告)号:US12100474B2
公开(公告)日:2024-09-24
申请号:US17954852
申请日:2022-09-28
Applicant: QUALCOMM Incorporated
Inventor: Yong Xu , Satish Krishnamoorthy , Boris Dimitrov Andreev , Patrick Isakanian , Farrukh Aquil , Vikas Mahendiyan , Ravindra Arvind Khedkar
CPC classification number: G11C7/222 , G11C7/1066 , G11C7/14
Abstract: A memory interface circuit has a first differential receiver having a first input coupled to a first reference voltage source, a second differential receiver configured to receive a differential data strobe signal in a pair of complementary signals, a third differential receiver having a first input coupled to a second reference voltage source and a second input configured to receive one of the pair of complementary signals, a clock generation circuit configured to generate a read clock signal based on an output of the second differential receiver and using a qualifying signal output by the third differential receiver to qualify one or more edges in the read clock signal and a data capture circuit clocked by the read clock signal and configured to capture data from the output of the first differential receiver using the one or more edges in the read clock signal.
-
-
-
-