Dynamic RAM having word line voltage intermittently boosted in
synchronism with an external clock signal
    1.
    发明授权
    Dynamic RAM having word line voltage intermittently boosted in synchronism with an external clock signal 失效
    具有与外部时钟信号同步的字线电压的动态RAM间歇地升压

    公开(公告)号:US6115319A

    公开(公告)日:2000-09-05

    申请号:US23880

    申请日:1998-02-13

    摘要: A bootstrap circuit is provided for a word line selector for setting word lines connected with dynamic memory cells at a select level corresponding to a first voltage and a nonselect level corresponding to a second voltage. The bootstrap circuit generates a bootstrap voltage which is given a difference substantially equal to the threshold voltage of address select MOSFETs with respect to the high level of bit lines connected with the memory cells, and feeds the bootstrap voltage to the selected word lines. The bootstrap circuit is activated in synchronism with a clock signal at a timing corresponding to an action mode designated by a command in an SDRAM before a precharge action, thereby changing the select level of the word lines from the first voltage to the bootstrap voltage.

    摘要翻译: 提供了一种用于字线选择器的引导电路,用于将与动态存储单元相连的字线设置在对应于与第二电压对应的第一电压和非选择电平的选择电平。 引导电路产生自举电压,该自举电压相对于与存储器单元连接的高电平位线给予基本上等于地址选择MOSFET的阈值电压的差值,并将自举电压馈送到所选择的字线。 引导电路在与预充电动作之前的SDRAM中由命令指定的动作模式对应的定时与时钟信号同步地激活,从而将字线的选择电平从第一电压改变为自举电压。

    Semiconductor IC device having a memory and a logic circuit implemented with a single chip
    3.
    发明授权
    Semiconductor IC device having a memory and a logic circuit implemented with a single chip 有权
    具有存储器的半导体IC器件和用单个芯片实现的逻辑电路

    公开(公告)号:US06246629B1

    公开(公告)日:2001-06-12

    申请号:US09551878

    申请日:2000-04-18

    IPC分类号: G11C800

    摘要: A semiconductor IC device is designed using a memory core with a plurality of I/O lines, a transfer circuit module and a logic library which are produced beforehand and stored in a data base. The memory core and a logic circuit are arranged so that their I/O lines extend in the same direction. A transfer circuit including plural stages of switch groups is arranged between the I/O lines of the memory core and the I/O lines of the logic circuit. Switches forming each stage of switch group are formed between the I/O lines of the memory core and the I/O lines of the logic circuit. When one stage of or a small number of stages of switch groups are turned on, the I/O lines of the memory core and the I/O lines of the logic circuit are turned on, thereby forming a desired transfer pattern. The memory core is constructed by the combination of functional modules such as an amplifier module, a bank module and a power supply module. In the bank module are arranged row-system circuits which operate independently of each other and a multiplicity of I/O lines which extend in a bit line direction.

    摘要翻译: 使用具有预先生成并存储在数据库中的多个I / O线,传输电路模块和逻辑库的存储器芯来设计半导体IC器件。 存储器核心和逻辑电路被布置成使得它们的I / O线沿相同的方向延伸。 在存储器芯的I / O线和逻辑电路的I / O线之间设置包括多级开关组的传输电路。 形成开关组的各级的开关形成在存储器芯的I / O线和逻辑电路的I / O线之间。 当开关组的一级或少量阶段被接通时,存储器芯的I / O线和逻辑电路的I / O线导通,从而形成期望的转移模式。 存储器芯由诸如放大器模块,存储体模块和电源模块的功能模块的组合构成。 在银行模块中布置了彼此独立操作的行系统电路和沿位线方向延伸的多个I / O线。

    Semiconductor integrated circuit device
    4.
    发明授权
    Semiconductor integrated circuit device 失效
    半导体集成电路器件

    公开(公告)号:US6091660A

    公开(公告)日:2000-07-18

    申请号:US376468

    申请日:1999-08-18

    CPC分类号: G11C8/12

    摘要: A RAM mounted so as to mix with logic circuits has a plurality of memory mats and one control circuit provided for the plurality of memory mats. Arithmetic circuits for respectively performing +1 or -1 arithmetic operations are respectively provided so as to correspond to the respective memory mats and are electrically connected in cascade form. An input terminal of the initial-stage arithmetic circuit is supplied with address-setting fixed address signals. Input signals supplied to the next and subsequent arithmetic circuits or signals outputted therefrom are defined as own-assigned address signals (those assigned to the corresponding memory mats). A comparator provided in association with each arithmetic circuit referred to above makes comparisons for coincidence between the address signals and address signals input upon memory access. The corresponding memory mat is selected based on the resultant coincidence signal.

    摘要翻译: 安装成与逻辑电路混合的RAM具有多个存储器垫和为多个存储器垫提供的一个控制电路。 分别提供用于分别执行+1或-1算术运算的算术电路,以便对应于相应的存储器垫并且以级联形式电连接。 初始级算术电路的输入端被提供地址设定固定地址信号。 提供给下一个和后续运算电路的输入信号或从其输出的信号被定义为自己分配的地址信号(分配给相应的存储器垫的那些)。 与上述每个运算电路相关联地提供的比较器比较了存储器访问时输入的地址信号和地址信号之间的一致性。 基于所得到的一致信号来选择相应的存储器垫。

    Semiconductor integrated circuit device
    10.
    发明授权
    Semiconductor integrated circuit device 有权
    半导体集成电路器件

    公开(公告)号:US06314044B1

    公开(公告)日:2001-11-06

    申请号:US09594840

    申请日:2000-06-15

    IPC分类号: G11C800

    CPC分类号: G11C8/12

    摘要: A RAM mounted so as to mix with logic circuits has a plurality of memory mats and one control circuit provided for the plurality of memory mats. Arithmetic circuits for respectively performing +1 or −1 arithmetic operation are respectively provided so as to correspond to the respective memory mats and are electrically connected in cascade form. An input terminal of the initial-stage arithmetic circuit is supplied with address-setting fixed address signals. Input signals supplied to the next and subsequent arithmetic circuits or signals outputted therefrom are defined as own-assigned address signals (those assigned to the corresponding memory mats). A comparator provided in association with each arithmetic circuit referred to above makes comparisons for coincidence between the address signals and address signals input upon memory access. The corresponding memory mat is selected based on the resultant coincidence signal.

    摘要翻译: 安装成与逻辑电路混合的RAM具有多个存储器垫和为多个存储器垫提供的一个控制电路。 分别提供用于分别执行+1或-1运算的算术电路,以对应于相应的存储器垫并且以级联形式电连接。 初始级算术电路的输入端被提供地址设定固定地址信号。 提供给下一个和后续运算电路的输入信号或从其输出的信号被定义为自己分配的地址信号(分配给相应的存储器垫的那些)。 与上述每个运算电路相关联地提供的比较器比较了存储器访问时输入的地址信号和地址信号之间的一致性。 基于所得到的一致信号来选择相应的存储器垫。