-
公开(公告)号:US10825897B2
公开(公告)日:2020-11-03
申请号:US16262052
申请日:2019-01-30
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Wei Hong , George R. Mulfinger , Hui Zang , Liu Jiang , Zhenyu Hu
IPC: H01L29/08 , H01L29/66 , H01L21/8234 , H01L29/786 , H01L29/78 , H01L21/28
Abstract: One illustrative method disclosed herein may include forming a first straight sidewall spacer adjacent a gate structure of a transistor, forming a recessed layer of sacrificial material adjacent the first straight sidewall spacer and forming a second straight sidewall spacer on a portion of the outer surface of the first straight sidewall spacer and above the recessed layer of sacrificial material. The method may also include removing the recessed layer of sacrificial material so as to expose a first vertical portion of the outer surface of the first straight sidewall spacer and forming an epi material on and above the substrate, wherein an edge of the epi material engages the first straight sidewall spacer.
-
公开(公告)号:US10756184B2
公开(公告)日:2020-08-25
申请号:US16180486
申请日:2018-11-05
Applicant: GLOBALFOUNDRIES INC.
Inventor: George R. Mulfinger , Timothy J. McArdle , Judson R. Holt , Steffen A. Sichler , Ömür I. Aydin , Wei Hong , Yi Qi , Hui Zang , Liu Jiang
IPC: H01L29/08 , H01L21/8238 , H01L29/06 , H01L29/423 , H01L21/28
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to faceted epitaxial source/drain regions and methods of manufacture. The structure includes: a gate structure over a substrate; an L-shaped sidewall spacer located on sidewalls of the gate structure and extending over the substrate adjacent to the gate structure; and faceted diffusion regions on the substrate, adjacent to the L-shaped sidewall spacer.
-
3.
公开(公告)号:US20200135723A1
公开(公告)日:2020-04-30
申请号:US16170117
申请日:2018-10-25
Applicant: GLOBALFOUNDRIES INC.
Inventor: Hui Zang , Haiting Wang , Chung Foong Tan , Guowei Xu , Ruilong Xie , Scott H. Beasor , Liu Jiang
IPC: H01L27/088 , H01L29/08 , H01L29/66 , H01L29/51 , H01L29/78 , H01L29/49 , H01L21/8234
Abstract: A FinFET structure having reduced effective capacitance and including a substrate having at least two fins thereon laterally spaced from one another, a metal gate over fin tops of the fins and between sidewalls of upper portions of the fins, source/drain regions in each fin on opposing sides of the metal gate, and a dielectric bar within the metal gate located between the sidewalls of the upper portions of the fins, the dielectric bar being laterally spaced away from the sidewalls of the upper portions of the fins within the metal gate.
-
公开(公告)号:US10546775B1
公开(公告)日:2020-01-28
申请号:US16052085
申请日:2018-08-01
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Wei Hong , Liu Jiang , Yongjun Shi , Yi Qi , Hsien-Ching Lo , Hui Zang
IPC: H01L21/70 , H01L21/768 , H01L27/12 , H01L29/66 , H01L21/28 , H01L21/84 , H01L21/762 , H01L29/78
Abstract: Structures for a field-effect transistor and methods of forming a structure for a field-effect transistor. A first dielectric layer is deposited over a first gate structure in a first device area and a second gate structure in a second device area, and then planarized. A second dielectric layer is deposited over the planarized first dielectric layer, and then removed from the first device area. After removing the second dielectric layer from the first device area, the first dielectric layer in the first device area is recessed to expose the first gate structure. A silicide is formed on the exposed first gate structure.
-
公开(公告)号:US20210050412A1
公开(公告)日:2021-02-18
申请号:US16538785
申请日:2019-08-12
Applicant: GLOBALFOUNDRIES INC.
Inventor: Chun Yu WONG , Haiting Wang , Yong Jun Shi , Xiaoming Yang , Liu Jiang
IPC: H01L29/06 , H01L23/66 , H01L21/764 , H01L21/768
Abstract: A semiconductor device is provided, which includes an active region, a first structure, a second gate structure, a first gate dielectric sidewall, a second gate dielectric sidewall, a first air gap region, a second air gap region and a contact structure. The active region is formed over a substrate. The first and second gate structures are formed over the active region and between the first gate structure and the second gate structure are the first gate dielectric sidewall, the first air gap region, the contact structure, the second air gap region and a second gate dielectric sidewall.
-
公开(公告)号:US20200243645A1
公开(公告)日:2020-07-30
申请号:US16262052
申请日:2019-01-30
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Wei Hong , George R. Mulfinger , Hui Zang , Liu Jiang , Zhenyu Hu
Abstract: One illustrative method disclosed herein may include forming a first straight sidewall spacer adjacent a gate structure of a transistor, forming a recessed layer of sacrificial material adjacent the first straight sidewall spacer and forming a second straight sidewall spacer on a portion of the outer surface of the first straight sidewall spacer and above the recessed layer of sacrificial material. The method may also include removing the recessed layer of sacrificial material so as to expose a first vertical portion of the outer surface of the first straight sidewall spacer and forming an epi material on and above the substrate, wherein an edge of the epi material engages the first straight sidewall spacer.
-
公开(公告)号:US20200243646A1
公开(公告)日:2020-07-30
申请号:US16262105
申请日:2019-01-30
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Wei Hong , George R. Mulfinger , Hui Zang , Liu Jiang , Zhenyu Hu
Abstract: One illustrative method disclosed herein may include forming a first straight sidewall spacer adjacent a gate structure of a transistor, forming a second straight sidewall spacer on the first straight sidewall spacer and forming a recessed layer of sacrificial material adjacent the second straight sidewall spacer such that the recessed layer of sacrificial material covers an outer surface of a first vertical portion of the second straight sidewall spacer while exposing a second vertical portion of the second straight sidewall spacer. In this example, the method may also include removing the second vertical portion of the second straight sidewall spacer, removing the recessed layer of sacrificial material and forming an epi material such that an edge of the epi material engages the outer surface of the first vertical portion of the second straight sidewall spacer.
-
公开(公告)号:US20200043779A1
公开(公告)日:2020-02-06
申请号:US16052085
申请日:2018-08-01
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Wei Hong , Liu Jiang , Yongjun Shi , Yi Qi , Hsien-Ching Lo , Hui Zang
IPC: H01L21/768 , H01L27/12 , H01L29/66 , H01L21/84 , H01L21/28
Abstract: Structures for a field-effect transistor and methods of forming a structure for a field-effect transistor. A first dielectric layer is deposited over a first gate structure in a first device area and a second gate structure in a second device area, and then planarized. A second dielectric layer is deposited over the planarized first dielectric layer, and then removed from the first device area. After removing the second dielectric layer from the first device area, the first dielectric layer in the first device area is recessed to expose the first gate structure. A silicide is formed on the exposed first gate structure.
-
公开(公告)号:US10797049B2
公开(公告)日:2020-10-06
申请号:US16170117
申请日:2018-10-25
Applicant: GLOBALFOUNDRIES INC.
Inventor: Hui Zang , Haiting Wang , Chung Foong Tan , Guowei Xu , Ruilong Xie , Scott H. Beasor , Liu Jiang
IPC: H01L27/088 , H01L29/08 , H01L29/66 , H01L29/51 , H01L21/8234 , H01L29/49 , H01L29/78
Abstract: A FinFET structure having reduced effective capacitance and including a substrate having at least two fins thereon laterally spaced from one another, a metal gate over fin tops of the fins and between sidewalls of upper portions of the fins, source/drain regions in each fin on opposing sides of the metal gate, and a dielectric bar within the metal gate located between the sidewalls of the upper portions of the fins, the dielectric bar being laterally spaced away from the sidewalls of the upper portions of the fins within the metal gate.
-
公开(公告)号:US10777642B2
公开(公告)日:2020-09-15
申请号:US16262105
申请日:2019-01-30
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Wei Hong , George R. Mulfinger , Hui Zang , Liu Jiang , Zhenyu Hu
IPC: H01L29/08 , H01L21/8234 , H01L29/66 , H01L29/78 , H01L21/28
Abstract: One illustrative method disclosed herein may include forming a first straight sidewall spacer adjacent a gate structure of a transistor, forming a second straight sidewall spacer on the first straight sidewall spacer and forming a recessed layer of sacrificial material adjacent the second straight sidewall spacer such that the recessed layer of sacrificial material covers an outer surface of a first vertical portion of the second straight sidewall spacer while exposing a second vertical portion of the second straight sidewall spacer. In this example, the method may also include removing the second vertical portion of the second straight sidewall spacer, removing the recessed layer of sacrificial material and forming an epi material such that an edge of the epi material engages the outer surface of the first vertical portion of the second straight sidewall spacer.
-
-
-
-
-
-
-
-
-