AIR GAP REGIONS OF A SEMICONDUCTOR DEVICE

    公开(公告)号:US20210050412A1

    公开(公告)日:2021-02-18

    申请号:US16538785

    申请日:2019-08-12

    Abstract: A semiconductor device is provided, which includes an active region, a first structure, a second gate structure, a first gate dielectric sidewall, a second gate dielectric sidewall, a first air gap region, a second air gap region and a contact structure. The active region is formed over a substrate. The first and second gate structures are formed over the active region and between the first gate structure and the second gate structure are the first gate dielectric sidewall, the first air gap region, the contact structure, the second air gap region and a second gate dielectric sidewall.

    FORMATION OF ENHANCED FACETED RAISED SOURCE/DRAIN EPI MATERIAL FOR TRANSISTOR DEVICES

    公开(公告)号:US20200243645A1

    公开(公告)日:2020-07-30

    申请号:US16262052

    申请日:2019-01-30

    Abstract: One illustrative method disclosed herein may include forming a first straight sidewall spacer adjacent a gate structure of a transistor, forming a recessed layer of sacrificial material adjacent the first straight sidewall spacer and forming a second straight sidewall spacer on a portion of the outer surface of the first straight sidewall spacer and above the recessed layer of sacrificial material. The method may also include removing the recessed layer of sacrificial material so as to expose a first vertical portion of the outer surface of the first straight sidewall spacer and forming an epi material on and above the substrate, wherein an edge of the epi material engages the first straight sidewall spacer.

    FORMATION OF ENHANCED FACETED RAISED SOURCE/DRAIN EPI MATERIAL FOR TRANSISTOR DEVICES

    公开(公告)号:US20200243646A1

    公开(公告)日:2020-07-30

    申请号:US16262105

    申请日:2019-01-30

    Abstract: One illustrative method disclosed herein may include forming a first straight sidewall spacer adjacent a gate structure of a transistor, forming a second straight sidewall spacer on the first straight sidewall spacer and forming a recessed layer of sacrificial material adjacent the second straight sidewall spacer such that the recessed layer of sacrificial material covers an outer surface of a first vertical portion of the second straight sidewall spacer while exposing a second vertical portion of the second straight sidewall spacer. In this example, the method may also include removing the second vertical portion of the second straight sidewall spacer, removing the recessed layer of sacrificial material and forming an epi material such that an edge of the epi material engages the outer surface of the first vertical portion of the second straight sidewall spacer.

    FIELD-EFFECT TRANSISTORS WITH IMPROVED DIELECTRIC GAP FILL

    公开(公告)号:US20200043779A1

    公开(公告)日:2020-02-06

    申请号:US16052085

    申请日:2018-08-01

    Abstract: Structures for a field-effect transistor and methods of forming a structure for a field-effect transistor. A first dielectric layer is deposited over a first gate structure in a first device area and a second gate structure in a second device area, and then planarized. A second dielectric layer is deposited over the planarized first dielectric layer, and then removed from the first device area. After removing the second dielectric layer from the first device area, the first dielectric layer in the first device area is recessed to expose the first gate structure. A silicide is formed on the exposed first gate structure.

    Formation of enhanced faceted raised source/drain epi material for transistor devices

    公开(公告)号:US10777642B2

    公开(公告)日:2020-09-15

    申请号:US16262105

    申请日:2019-01-30

    Abstract: One illustrative method disclosed herein may include forming a first straight sidewall spacer adjacent a gate structure of a transistor, forming a second straight sidewall spacer on the first straight sidewall spacer and forming a recessed layer of sacrificial material adjacent the second straight sidewall spacer such that the recessed layer of sacrificial material covers an outer surface of a first vertical portion of the second straight sidewall spacer while exposing a second vertical portion of the second straight sidewall spacer. In this example, the method may also include removing the second vertical portion of the second straight sidewall spacer, removing the recessed layer of sacrificial material and forming an epi material such that an edge of the epi material engages the outer surface of the first vertical portion of the second straight sidewall spacer.

Patent Agency Ranking