SEMICONDUCTOR GATE WITH WIDE TOP OR BOTTOM
    3.
    发明申请
    SEMICONDUCTOR GATE WITH WIDE TOP OR BOTTOM 审中-公开
    具有宽顶或底部的半导体门

    公开(公告)号:US20160049488A1

    公开(公告)日:2016-02-18

    申请号:US14458941

    申请日:2014-08-13

    Abstract: A semiconductor structure with wide-bottom and/or wide-top gates includes a semiconductor substrate, a source region(s), a drain region(s) associated with the source region(s), and a gate(s) associated with the source region(s) and the drain region(s) having a top portion and a bottom portion. One of the top portion and the bottom portion of the gate(s) is wider than the other of the top portion and bottom portion. The wide-bottom gate is created using a dummy wide-bottom gate etched from a layer of dummy gate material, creating spacers for the dummy gate, removing the dummy gate material and filling the opening created with conductive material. For the wide-top gate, first and second spacers are included, and instead of removing all the dummy gate material, only a portion is removed, exposing the first spacers. The exposed portion of the first spacers may either be completely or partially removed (e.g., tapered), in order to increase the area of the top portion of the gate to be filled.

    Abstract translation: 具有宽底部和/或宽顶部栅极的半导体结构包括半导体衬底,源极区域,与源极区域相关联的漏极区域以及与所述源极区域相关联的栅极 源极区和漏极区具有顶部和底部。 栅极的顶部和底部之一比顶部和底部中的另一个宽。 使用从虚拟栅极材料层蚀刻的虚拟宽底栅极创建宽底栅极,产生用于伪栅极的间隔物,去除虚拟栅极材料并填充由导电材料形成的开口。 对于宽顶栅,包括第一和第二间隔物,而不是去除所有的虚拟栅极材料,仅去除一部分,暴露第一间隔物。 第一间隔件的暴露部分可以被完全或部分地去除(例如,渐缩),以增加要填充的浇口顶部的面积。

    DEPOSITING AN ETCH STOP LAYER BEFORE A DUMMY CAP LAYER TO IMPROVE GATE PERFORMANCE
    4.
    发明申请
    DEPOSITING AN ETCH STOP LAYER BEFORE A DUMMY CAP LAYER TO IMPROVE GATE PERFORMANCE 有权
    在DUMMY CAP层之前放置一个止蚀层以提高闸门性能

    公开(公告)号:US20150249136A1

    公开(公告)日:2015-09-03

    申请号:US14195330

    申请日:2014-03-03

    Abstract: An improved method for fabricating a semiconductor device is provided. The method includes: depositing a dielectric layer on a substrate; depositing a first cap layer on the dielectric layer; depositing an etch stop layer on the dielectric layer; and depositing a dummy cap layer on the etch stop layer to form a partial gate structure. Also provided is a partially formed semiconductor device. The partially formed semiconductor device includes: a substrate; a dielectric layer on the substrate; a first cap layer on the dielectric layer; an etch stop layer on the dielectric layer; and a dummy cap layer on the etch stop layer forming a partial gate structure.

    Abstract translation: 提供了一种用于制造半导体器件的改进方法。 该方法包括:在基底上沉积电介质层; 在所述电介质层上沉积第一盖层; 在所述电介质层上沉积蚀刻停止层; 以及在所述蚀刻停止层上沉积虚拟盖层以形成部分栅极结构。 还提供了部分形成的半导体器件。 部分形成的半导体器件包括:衬底; 基底上的电介质层; 介电层上的第一盖层; 介电层上的蚀刻停止层; 以及形成部分栅极结构的蚀刻停止层上的虚设盖层。

    USING SACRIFICIAL OXIDE LAYER FOR GATE LENGTH TUNING AND RESULTING DEVICE
    5.
    发明申请
    USING SACRIFICIAL OXIDE LAYER FOR GATE LENGTH TUNING AND RESULTING DEVICE 有权
    使用极性氧化物层进行浇口长度调谐和结果设备

    公开(公告)号:US20140339612A1

    公开(公告)日:2014-11-20

    申请号:US13896022

    申请日:2013-05-16

    Abstract: Methods for controlling the length of a replacement metal gate to a designed target gate length and the resulting device are disclosed. Embodiments may include removing a dummy gate from above a substrate forming a cavity, wherein side surfaces of the cavity are lined with an oxidized spacer layer and a bottom surface of the cavity is lined with a gate oxide layer, conformally forming a sacrificial oxide layer over the substrate and the cavity, and removing the sacrificial oxide layer from the bottom surface of the cavity and the substrate leaving sacrificial oxide spacers lining the side surfaces of the cavity.

    Abstract translation: 公开了将替代金属栅极的长度控制到设计的栅极栅极长度的方法以及所得到的器件。 实施例可以包括从形成空腔的衬底上方去除虚拟栅极,其中腔的侧表面衬有氧化间隔层,并且空腔的底表面衬有栅极氧化物层,保形地形成牺牲氧化物层 衬底和空腔,并且从空腔的底表面和衬底去除牺牲氧化物层,留下衬在腔的侧表面的牺牲氧化物间隔物。

Patent Agency Ranking