Structure to prevent deep trench moat charging and moat isolation fails
    1.
    发明授权
    Structure to prevent deep trench moat charging and moat isolation fails 有权
    结构防止深沟槽护城河充电和护城河隔离失效

    公开(公告)号:US09490223B2

    公开(公告)日:2016-11-08

    申请号:US14566773

    申请日:2014-12-11

    Abstract: A semiconductor structure is provided that includes a semiconductor on insulator (SOI) substrate comprising a bottom semiconductor layer, an epitaxial semiconductor layer present on the bottom semiconductor layer, a buried insulator layer present on the epitaxial semiconductor layer, and a top semiconductor layer present on the buried insulator layer. A deep trench moat (DTMOAT) is disposed in the SOI substrate and has a bottom surface contacting a dopant region of the bottom semiconductor layer. A moat contact electrically connecting the DTMOAT to the epitaxial semiconductor layer of the SOI substrate. Charges accumulated in the DTMOAT can be discharged through the heavily doped epitaxial semiconductor layer to ground, thus preventing the DTMOAT failure caused by the process-induced charge accumulation.

    Abstract translation: 提供一种半导体结构,其包括半导体绝缘体(SOI)衬底,其包括底部半导体层,存在于底部半导体层上的外延半导体层,存在于外延半导体层上的掩埋绝缘体层以及存在于外部半导体层上的顶部半导体层 埋层绝缘体层。 深沟槽沟(DTMOAT)设置在SOI衬底中并具有与底部半导体层的掺杂区接触的底面。 将DTMOAT电连接到SOI衬底的外延半导体层的护套接点。 在DTMOAT中累积的电荷可以通过重掺杂的外延半导体层放电到地面,从而防止由过程引起的电荷积累引起的DTMOAT故障。

    NANOCHANNEL ELECTRODE DEVICES
    4.
    发明申请
    NANOCHANNEL ELECTRODE DEVICES 审中-公开
    NANOCHANNEL电极器件

    公开(公告)号:US20160116435A1

    公开(公告)日:2016-04-28

    申请号:US14987329

    申请日:2016-01-04

    Abstract: A nanoscale electrode device can be fabricated by forming a pair of semiconductor fins laterally spaced from each other by a uniform distance and formed on a substrate. The pair of semiconductor fins can function as a pair of electrodes that can be biased to detect the leakage current through a nanoscale string to pass therebetween. A nanochannel having a uniform separation distance is formed between the pair of semiconductor fins. The nanochannel may be defined by a gap between a pair of raised active regions formed on the pair of semiconductor fins, or between proximal sidewalls of the pair of semiconductor fins. An opening is formed through the portion of the substrate underlying the region of the nanochannel to enable passing of a nanoscale string.

    Abstract translation: 可以通过在基板上形成相互间隔一定距离的一对半导体翅片来制造纳米尺寸的电极装置。 该对半导体散热片可以用作一对电极,该电极可被偏置以检测通过纳米级串的通过的漏电流。 在一对半导体鳍片之间形成具有均匀间隔距离的纳米通道。 纳米通道可以由形成在一对半导体鳍片上的一对凸起的有源区域之间或在该对半导体鳍片的近侧壁之间的间隙限定。 通过在纳米通道的区域下方的衬底的部分形成开口,以使得能够通过纳米级的串。

    STRUCTURE TO PREVENT DEEP TRENCH MOAT CHARGING AND MOAT ISOLATION FAILS
    6.
    发明申请
    STRUCTURE TO PREVENT DEEP TRENCH MOAT CHARGING AND MOAT ISOLATION FAILS 有权
    结构防止深层摩托车充电和空运隔离失败

    公开(公告)号:US20160172314A1

    公开(公告)日:2016-06-16

    申请号:US14566773

    申请日:2014-12-11

    Abstract: A semiconductor structure is provided that includes a semiconductor on insulator (SOI) substrate comprising a bottom semiconductor layer, an epitaxial semiconductor layer present on the bottom semiconductor layer, a buried insulator layer present on the epitaxial semiconductor layer, and a top semiconductor layer present on the buried insulator layer. A deep trench moat (DTMOAT) is disposed in the SOI substrate and has a bottom surface contacting a dopant region of the bottom semiconductor layer. A moat contact electrically connecting the DTMOAT to the epitaxial semiconductor layer of the SOI substrate. Charges accumulated in the DTMOAT can be discharged through the heavily doped epitaxial semiconductor layer to ground, thus preventing the DTMOAT failure caused by the process-induced charge accumulation.

    Abstract translation: 提供一种半导体结构,其包括半导体绝缘体(SOI)衬底,其包括底部半导体层,存在于底部半导体层上的外延半导体层,存在于外延半导体层上的掩埋绝缘体层以及存在于外部半导体层上的顶部半导体层 埋层绝缘体层。 深沟槽沟(DTMOAT)设置在SOI衬底中并具有与底部半导体层的掺杂区接触的底面。 将DTMOAT电连接到SOI衬底的外延半导体层的护套接点。 在DTMOAT中累积的电荷可以通过重掺杂的外延半导体层放电到地面,从而防止由过程引起的电荷积累引起的DTMOAT故障。

    Pattern factor dependency alleviation for eDRAM and logic devices with disposable fill to ease deep trench integration with fins
    7.
    发明授权
    Pattern factor dependency alleviation for eDRAM and logic devices with disposable fill to ease deep trench integration with fins 有权
    eDRAM和具有一次性填充的逻辑器件的图案因子依赖性减轻以缓解与鳍片的深沟槽集成

    公开(公告)号:US09343320B2

    公开(公告)日:2016-05-17

    申请号:US14098650

    申请日:2013-12-06

    Abstract: Dummy deep trenches can be formed within a logic device region in which logic devices are to be formed while deep trench capacitors are formed within a memory device region. Semiconductor fins are formed over a top surface prior to forming trenches, and disposable material is filled around said semiconductor fins. A top surface of said disposable filler material layer can be coplanar with a top surface of said semiconductor fins, which eases deep trench formation. Conductive material portions of the dummy deep trenches can be recessed to avoid electrical contact with semiconductor fins within the logic device region, while an inner electrode of each deep trench can contact a semiconductor fin within the memory device region. A dielectric material portion can be formed above each conductive material portion of a dummy deep trench.

    Abstract translation: 虚拟深沟槽可以形成在其中将在存储器件区域内形成深沟槽电容器的逻辑器件区域内形成逻辑器件。 半导体翅片在形成沟槽之前形成在顶表面上,并且一次性材料填充在所述半导体鳍片周围。 所述一次性填充材料层的顶表面可以与所述半导体鳍片的顶表面共面,这使得深沟槽形成更容易。 虚拟深沟槽的导电材料部分可以凹入以避免与逻辑器件区域内的半导体鳍片的电接触,而每个深沟槽的内部电极可接触存储器件区域内的半导体鳍片。 可以在虚拟深沟槽的每个导电材料部分上方形成电介质材料部分。

    Nanochannel electrode devices
    8.
    发明授权
    Nanochannel electrode devices 有权
    纳米通道电极器件

    公开(公告)号:US09228994B1

    公开(公告)日:2016-01-05

    申请号:US14452741

    申请日:2014-08-06

    Abstract: A nanoscale electrode device can be fabricated by forming a pair of semiconductor fins laterally spaced from each other by a uniform distance and formed on a substrate. The pair of semiconductor fins can function as a pair of electrodes that can be biased to detect the leakage current through a nanoscale string to pass therebetween. A nanochannel having a uniform separation distance is formed between the pair of semiconductor fins. The nanochannel may be defined by a gap between a pair of raised active regions formed on the pair of semiconductor fins, or between proximal sidewalls of the pair of semiconductor fins. An opening is formed through the portion of the substrate underlying the region of the nanochannel to enable passing of a nanoscale string.

    Abstract translation: 可以通过在基板上形成相互间隔一定距离的一对半导体翅片来制造纳米尺寸的电极装置。 该对半导体散热片可以用作一对电极,该电极可被偏置以检测通过纳米尺度串的通过的漏电流。 在一对半导体鳍片之间形成具有均匀间隔距离的纳米通道。 纳米通道可以由形成在一对半导体鳍片上的一对凸起的有源区域之间或在该对半导体鳍片的近侧壁之间的间隙限定。 通过在纳米通道的区域下方的衬底的部分形成开口,以使得能够通过纳米级的串。

    Nanochannel electrode devices
    10.
    发明授权
    Nanochannel electrode devices 有权
    纳米通道电极器件

    公开(公告)号:US09557290B2

    公开(公告)日:2017-01-31

    申请号:US14987329

    申请日:2016-01-04

    Abstract: A nanoscale electrode device can be fabricated by forming a pair of semiconductor fins laterally spaced from each other by a uniform distance and formed on a substrate. The pair of semiconductor fins can function as a pair of electrodes that can be biased to detect the leakage current through a nanoscale string to pass therebetween. A nanochannel having a uniform separation distance is formed between the pair of semiconductor fins. The nanochannel may be defined by a gap between a pair of raised active regions formed on the pair of semiconductor fins, or between proximal sidewalls of the pair of semiconductor fins. An opening is formed through the portion of the substrate underlying the region of the nanochannel to enable passing of a nanoscale string.

    Abstract translation: 可以通过在基板上形成相互间隔一定距离的一对半导体翅片来制造纳米尺寸的电极装置。 该对半导体散热片可以用作一对电极,该电极可被偏置以检测通过纳米级串的通过的漏电流。 在一对半导体鳍片之间形成具有均匀间隔距离的纳米通道。 纳米通道可以由形成在一对半导体鳍片上的一对凸起的有源区域之间或在该对半导体鳍片的近侧壁之间的间隙限定。 通过在纳米通道的区域下方的衬底的部分形成开口,以使得能够通过纳米级的串。

Patent Agency Ranking