WRAPAROUND GATE STRUCTURE
    1.
    发明申请

    公开(公告)号:US20240395932A1

    公开(公告)日:2024-11-28

    申请号:US18322212

    申请日:2023-05-23

    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a wraparound gate structure and methods of manufacture. The structure includes: a channel region comprising semiconductor material; an isolation structure surrounding the channel region; a divot within the isolation structure; and a gate structure comprising gate material within the divot and surrounding the channel region.

    SINGLE FIN STRUCTURES
    2.
    发明申请

    公开(公告)号:US20210151581A1

    公开(公告)日:2021-05-20

    申请号:US16688267

    申请日:2019-11-19

    Abstract: The present disclosure generally relates to semiconductor structures and, more particularly, to single fin structures and methods of manufacture. The structure includes: an active single fin structure; a plurality of dummy fin structures on opposing sides of the active single fin structure; source and drain regions formed on the active single fin structure and the dummy fin structures; recessed shallow trench isolation (STI) regions between the dummy fin structures and the active single fin structure and below a surface of the dummy fin structures; and contacts formed on the source and drain regions of the active single fin structure with a spacing of at least two dummy fin structures on opposing sides of the contacts.

    GATE-ALL-AROUND FIELD EFFECT TRANSISTORS

    公开(公告)号:US20250040167A1

    公开(公告)日:2025-01-30

    申请号:US18225907

    申请日:2023-07-25

    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to gate-all-around field effect transistors and methods of manufacture. The structure includes: a plurality of stacked semiconductor nanosheets over a semiconductor substrate; a plurality of gate structures surrounding the plurality of semiconductor nanosheets; a conductive material between the plurality of semiconductor nanosheets and the plurality of gate structures; an inner sidewall spacer adjacent to each of the plurality of gate structures and conductive material; and source/drain regions on opposing sides of the plurality of gate structures, separated therefrom by the inner sidewall spacer.

    ACTIVE AND DUMMY FIN STRUCTURES
    4.
    发明申请

    公开(公告)号:US20210234034A1

    公开(公告)日:2021-07-29

    申请号:US16751779

    申请日:2020-01-24

    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a scheme of active and dummy fin structures and methods of manufacture. The structure includes: an active fin structure; at least one dummy fin structure running along at least one side of the active fin structure along its length; a fin cut separating the at least one dummy fin structure along its longitudinal axes; and a gate structure extending over the active fin structure and the fin cut.

    NANOSHEET STRUCTURES WITH BOTTOM SEMICONDUCTOR MATERIAL

    公开(公告)号:US20250089317A1

    公开(公告)日:2025-03-13

    申请号:US18463889

    申请日:2023-09-08

    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to nanosheet transistor structures with a bottom epitaxial semiconductor material and methods of manufacture. The structure includes: a plurality of stacked semiconductor nanosheets; a plurality of gate structures surrounding individual semiconductor nanosheets of the plurality of semiconductor nanosheets; a first semiconductor material of a first conductivity type at source/drain regions of the plurality of gate structures; and a second semiconductor material of a second conductivity type above the first semiconductor material, the first conductivity type being different than the second conductivity type.

Patent Agency Ranking