Enhanced dummy die for MCP
    2.
    发明授权

    公开(公告)号:US11756941B2

    公开(公告)日:2023-09-12

    申请号:US16379607

    申请日:2019-04-09

    Abstract: Embodiments include semiconductor packages. A semiconductor package includes a plurality of dies on a package substrate, and a plurality of smart dies on the package substrate, where the plurality of smart dies include a plurality of interconnects and a plurality of capacitors. The semiconductor package also includes a plurality of routing lines coupled to the dies and the smart dies, where the routing lines are communicatively coupled to the interconnects of the smart dies, where each of the dies has at least two or more routing lines to communicatively couple the dies together, and where one of the routing lines is via the interconnects of the smart dies. The capacitors may be a plurality of metal-insulator-metal (MIM) capacitors. The dies may be a plurality of active dies. The routing lines may communicatively couple first and second active dies to first and second smart dies.

    DEVICE, METHOD AND SYSTEM FOR ON-CHIP GENERATION OF A REFERENCE CLOCK SIGNAL

    公开(公告)号:US20200005728A1

    公开(公告)日:2020-01-02

    申请号:US16019924

    申请日:2018-06-27

    Abstract: Techniques and mechanisms for an integrated circuit (IC) chip to generate a clock signal for use by one or more resources of the IC chip. In an embodiment, a clock signal is generated with phase-locked loop (PLL) circuitry of an IC chip based on a cyclical signal which is provided to the IC chip by an external source. A supply voltage provided to the PLL circuitry is automatically updated based on one of a requested frequency for the clock signal, a frequency of the received cyclical signal, or a voltage of a control signal used by a voltage controlled oscillator of the PLL circuitry. In another embodiment, a series of incremental changes to a frequency of the clock signal is automatically performed according to a predefined overclocking scheme or underclocking scheme.

    MONITOR CIRCUITRY FOR POWER MANAGEMENT AND TRANSISTOR AGING TRACKING

    公开(公告)号:US20220209778A1

    公开(公告)日:2022-06-30

    申请号:US17698844

    申请日:2022-03-18

    Abstract: Some embodiments include apparatuses having a first path in a phase locked loop, the first path including a phase frequency detector to receive a first signal having a first frequency and a first node to provide a voltage; an oscillator coupled to a second node and the first node to provide a second signal having a second frequency at the second node; a second path including a frequency divider coupled to the second node and the phase frequency detector; and a circuit to generate digital information having a value based on a value of the voltage at the second node.

    Monitor circuitry for power management and transistor aging tracking

    公开(公告)号:US11309900B2

    公开(公告)日:2022-04-19

    申请号:US16913933

    申请日:2020-06-26

    Abstract: Some embodiments include apparatuses having a first path in a phase locked loop, the first path including a phase frequency detector to receive a first signal having a first frequency and a first node to provide a voltage; an oscillator coupled to a second node and the first node to provide a second signal having a second frequency at the second node; a second path including a frequency divider coupled to the second node and the phase frequency detector; and a circuit to generate digital information having a value based on a value of the voltage at the second node.

Patent Agency Ranking