-
公开(公告)号:US20240094959A1
公开(公告)日:2024-03-21
申请号:US18524477
申请日:2023-11-30
Applicant: KIOXIA CORPORATION
Inventor: Akio SUGAHARA , Zhao LU , Takehisa KUROSAWA , Yuji NAGAI
CPC classification number: G06F3/0659 , G06F3/0604 , G06F3/0679 , G11C16/0483 , G11C16/26
Abstract: A semiconductor memory device comprises: a first pad receiving a first signal; a second pad receiving a second signal; a first memory cell array; a first sense amplifier connected to the first memory cell array; a first data register connected to the first sense amplifier and configured to store user data read from the first memory cell array; and a control circuit configured to execute an operation targeting the first memory cell array. The first memory cell array comprises a plurality of first memory strings. The first memory strings each comprise a plurality of first memory cell transistors. In a first mode of this semiconductor memory device, a command set instructing the operation is inputted via the first pad. In a second mode of this semiconductor memory device, the command set is inputted via the second pad.
-
公开(公告)号:US20240347087A1
公开(公告)日:2024-10-17
申请号:US18754823
申请日:2024-06-26
Applicant: KIOXIA CORPORATION
Inventor: Zhao LU , Yuji NAGAI , Akio SUGAHARA , Takehisa KUROSAWA , Masaru KOYANAGI
CPC classification number: G11C7/222 , G11C7/08 , G11C7/1063 , G11C7/109
Abstract: A semiconductor memory device includes: first pad transmitting and receiving first timing signal; second pad transmitting and receiving data signal in response to the first timing signal; third pad receiving second timing signal; fourth pad receiving control information in response to the second timing signal; memory cell array; sense amplifier connected to the memory cell array; first register connected to the sense amplifier; second register storing first control information; third register storing second control information; and control circuit executing data-out operation. The first control information is stored in the second register based on an input to the fourth pad in response to the second timing signal consisting of i cycles, and the second control information is stored in the third register based on an input to the fourth pad in response to the second timing signal consisting of j cycles.
-
公开(公告)号:US20230282257A1
公开(公告)日:2023-09-07
申请号:US17898981
申请日:2022-08-30
Applicant: KIOXIA CORPORATION
Inventor: Takehisa KUROSAWA , Akio SUGAHARA , Mitsuhiro ABE , Hisashi FUJIKAWA , Yuji NAGAI , Zhao LU
CPC classification number: G11C7/222 , G11C7/20 , G11C7/1069
Abstract: A memory system includes a memory controller and a semiconductor storage device including a power supply pad, first, second, third, and fourth signal pads to which first, second, third, and fourth signals are respectively input, a memory cell array, a data register, and a control circuit executing an operation to output data stored in the data register through the fourth signal pad. The memory controller performs a mode setting operation by toggling the third signal input, after at least the first or second signal has been switched at a first timing after supplying power to the power supply pad, perform an initial setting operation by transmitting a power-on read command at a second timing after the first timing, and transmit a data-out command, at a third timing after the second timing. The semiconductor storage device receives the power-on read and data-out commands via the first and second signal pads.
-
公开(公告)号:US20240272833A1
公开(公告)日:2024-08-15
申请号:US18644120
申请日:2024-04-24
Applicant: Kioxia Corporation
Inventor: Akio SUGAHARA , Yuji NAGAI
CPC classification number: G06F3/0659 , G06F12/0246 , G06F12/06 , G11C7/1063 , G11C7/109 , G11C16/06 , G11C16/08 , G11C16/12 , G11C16/26
Abstract: A memory system includes a memory device and a memory controller. The memory device includes a memory cell array configured to store data, a data input and output interface configured to receive a command, an address, and data to be written into the memory cell array from the memory controller, and to output data read from the memory cell array to the memory controller, and a control circuit configured to control the memory cell array to perform an operation in response to receipt of a command while a first control signal is being asserted by the memory controller and receipt of an address subsequent to the command while a second control signal is being asserted by the memory controller.
-
公开(公告)号:US20230066699A1
公开(公告)日:2023-03-02
申请号:US17809114
申请日:2022-06-27
Applicant: KIOXIA CORPORATION
Inventor: Zhao LYU , Akio SUGAHARA , Takehisa KUROSAWA , Yuji NAGAI , Hisashi FUJIKAWA
Abstract: A memory system includes semiconductor memory devices and a control device. Each of the semiconductor memory devices includes a first pad to which a first signal is input, a second pad to which a second signal is input, a third pad to which a third signal is input, a memory cell array, a sense amplifier, and a data register. In a first mode, after the first signal is switched, a command set instructing a data out operation is input via the second pad. In a second mode, after the first signal is switched, the command is input via at least the third pad. The control device executes a first operation assigning different addresses to the respective semiconductor memory devices and a second operation causing the modes of the respective semiconductor memory devices to be switched from the first to the second mode.
-
公开(公告)号:US20230057303A1
公开(公告)日:2023-02-23
申请号:US17679667
申请日:2022-02-24
Applicant: Kioxia Corporation
Inventor: Hiroyuki ISHII , Yuji NAGAI , Makoto MIAKASHI , Tomoko KAJIYAMA , Hayato KONNO
Abstract: A memory device includes a plurality of memory cell transistors, a first word line, a controller, and a storage circuit. Each of the plurality of memory cell transistors stores a plurality of pieces of bit data. The first word line is connected to a plurality of first memory cell transistors in the plurality of memory cell transistors. The controller performs a loop process including repetition of a program loop including a program operation and a first verification operation. The storage circuit stores status information. The controller performs the loop process, then performs a second verification operation, and stores first status data corresponding to a result of the loop process and second status data corresponding to a result of the second verification operation in the storage circuit, in a write operation using the plurality of first memory cell transistors as targets.
-
公开(公告)号:US20230039102A1
公开(公告)日:2023-02-09
申请号:US17967909
申请日:2022-10-18
Applicant: Kioxia Corporation
Inventor: Akio SUGAHARA , Yuji NAGAI
Abstract: A memory system includes a memory device and a memory controller. The memory device includes a memory cell array configured to store data, a data input and output interface configured to receive a command, an address, and data to be written into the memory cell array from the memory controller, and to output data read from the memory cell array to the memory controller, and a control circuit configured to control the memory cell array to perform an operation in response to receipt of a command while a first control signal is being asserted by the memory controller and receipt of an address subsequent to the command while a second control signal is being asserted by the memory controller.
-
公开(公告)号:US20230022082A1
公开(公告)日:2023-01-26
申请号:US17806965
申请日:2022-06-15
Applicant: KIOXIA CORPORATION
Inventor: Zhao LU , Yuji NAGAI , Akio SUGAHARA , Takehisa KUROSAWA , Masaru KOYANAGI
Abstract: A semiconductor memory device includes: first pad transmitting and receiving first timing signal; second pad transmitting and receiving data signal in response to the first timing signal; third pad receiving second timing signal; fourth pad receiving control information in response to the second timing signal; memory cell array; sense amplifier connected to the memory cell array; first register connected to the sense amplifier; second register storing first control information; third register storing second control information; and control circuit executing data-out operation. The first control information is stored in the second register based on an input to the fourth pad in response to the second timing signal consisting of i cycles, and the second control information is stored in the third register based on an input to the fourth pad in response to the second timing signal consisting of j cycles.
-
公开(公告)号:US20220317932A1
公开(公告)日:2022-10-06
申请号:US17464791
申请日:2021-09-02
Applicant: Kioxia Corporation
Inventor: Akio SUGAHARA , Zhao LU , Takehisa KUROSAWA , Yuji NAGAI
Abstract: A semiconductor memory device comprises: a first pad receiving a first signal; a second pad receiving a second signal; a first memory cell array; a first sense amplifier connected to the first memory cell array; a first data register connected to the first sense amplifier and configured to store user data read from the first memory cell array; and a control circuit configured to execute an operation targeting the first memory cell array. The first memory cell array comprises a plurality of first memory strings. The first memory strings each comprise a plurality of first memory cell transistors. In a first mode of this semiconductor memory device, a command set instructing the operation is inputted via the first pad. In a second mode of this semiconductor memory device, the command set is inputted via the second pad.
-
公开(公告)号:US20210335433A1
公开(公告)日:2021-10-28
申请号:US17181660
申请日:2021-02-22
Applicant: KIOXIA CORPORATION
Inventor: Yoshikazu HARADA , Yuji NAGAI , Kenro KIKUCHI
Abstract: A semiconductor storage device includes a memory cell connected to a word line, and a control circuit configured to execute a write operation that repeats a program loop including a program operation of applying a program voltage to the word line and a verification operation to be executed after the program operation. The control circuit, during the write operation, increases the program voltage by a first amount each time the program loop is repeated, and after the write operation is interrupted and resumed, changes the increase in the program voltage from the first amount to a second amount, which is a positive number smaller than the first amount.
-
-
-
-
-
-
-
-
-