SEMICONDUCTOR DEVICE
    2.
    发明申请

    公开(公告)号:US20230139252A1

    公开(公告)日:2023-05-04

    申请号:US17881032

    申请日:2022-08-04

    Abstract: A semiconductor device includes a device isolation layer defining a cell active area in a substrate. A plurality of buried contacts is electrically connected with the substrate and arranged in a first direction. A bit line structure extends in a second direction between adjacent buried contacts of the plurality of buried contacts. The bit line structure includes a bit line pass portion and a bit line contact portion. The bit line structure is electrically connected with the cell active area. A first buffer pattern is disposed between the substrate and the bit line pass portion. The first buffer pattern has a T-shape in a cross-section taken along the first direction.

    METHODS FOR MANUFACTURING A SEMICONDUCTOR DEVICE

    公开(公告)号:US20170309469A1

    公开(公告)日:2017-10-26

    申请号:US15381135

    申请日:2016-12-16

    Abstract: Methods for manufacturing a semiconductor device include forming a gate line extending in a first direction in a substrate, and an impurity region on a side surface of the gate line, forming an insulating film pattern on the substrate, the insulating film pattern extending in the first direction and comprising a first through-hole that is configured to expose the impurity region, forming a barrier metal layer on the first through-hole, forming a conductive line contact that fills the first through-hole and that is electrically connected to the impurity region, forming a first mask pattern on the conductive line contact and the insulating film pattern, the first mask pattern extending in a second direction that is different from the first direction and the first mask pattern comprising a first opening, and removing corners of the barrier metal layer by partially etching the barrier metal layer.

    SEMICONDUCTOR MEMORY DEVICES AND METHODS FOR MANUFACTURING THE SAME

    公开(公告)号:US20240357795A1

    公开(公告)日:2024-10-24

    申请号:US18513011

    申请日:2023-11-17

    CPC classification number: H10B12/315 H10B12/0335

    Abstract: There is provided a semiconductor memory device comprising: a substrate; a base insulating film on an upper surface of the substrate; a plurality of first conductive patterns on the base insulating film and spaced apart from each other, wherein the plurality of first conductive patterns extend in a first direction; a spacer structure on a side surface of each of the plurality of first conductive patterns; a barrier metal film on a side surface of the spacer structure, wherein the barrier metal film extends through the base insulating film to be electrically connected to the substrate; a filling metal film on the barrier metal film, wherein the filling metal film fills at least a portion of a space between adjacent ones of the plurality of first conductive patterns; and a capacitor structure on the filling metal film, wherein the capacitor structure is electrically connected to the filling metal film.

    SEMICONDUCTOR MEMORY DEVICE
    10.
    发明公开

    公开(公告)号:US20240334682A1

    公开(公告)日:2024-10-03

    申请号:US18522932

    申请日:2023-11-29

    CPC classification number: H10B12/482 H10B12/09 H10B12/33 H10B12/50

    Abstract: A semiconductor memory device with improved integration and electrical characteristics. The semiconductor memory device includes a peri-gate structure, a first peri-connecting structure on the peri-gate structure, a data storage pattern on the first peri-connecting structure, an active pattern that includes a first surface and a second surface opposite to each other in a first direction, and a first side wall and a second side wall opposite to each other in a second direction, the first surface of the active pattern connected to the data storage pattern and facing a substrate, a bit line on the active pattern, connected to the second surface of the active pattern, and extends in the second direction, a word line on the first side wall of the active pattern and extending in a third direction, a second peri-connecting structure connected to the bit line and a connecting pad connected to the second peri-connecting wiring.

Patent Agency Ranking