METHOD OF FABRICATING SEMICONDUCTOR DEVICE
    2.
    发明公开

    公开(公告)号:US20240063018A1

    公开(公告)日:2024-02-22

    申请号:US18366470

    申请日:2023-08-07

    Abstract: A method of fabricating a semiconductor device, includes forming a dielectric layer on a substrate; forming a hard mask layer on the dielectric layer; forming mandrel lines on the hard mask layer, each of the mandrel lines extending in a first direction; forming spacers on both sidewalls of each of mandrel lines; removing the plurality of mandrel lines from the spacers; forming a first linear opening corresponding to a first region of a space between adjacent ones of the spacers, in the hard mask layer; forming a second linear opening corresponding to a second region of the space between the adjacent ones, the second linear opening being adjacent to the first linear opening in the first direction; forming trenches in the dielectric layer using the hard mask layer; and interconnection lines by filling the trenches with a conductive material.

    INTEGRATED CIRCUIT DEVICE
    3.
    发明申请

    公开(公告)号:US20250096133A1

    公开(公告)日:2025-03-20

    申请号:US18645765

    申请日:2024-04-25

    Abstract: An integrated circuit device includes a fin-type active region extending in a first horizontal direction on a substrate, a plurality of nanosheets facing a fin top of the fin-type active region, a gate line on the fin-type active region, the gate line surrounding each of the nanosheets and extending in a second horizontal direction, and a source/drain region on the fin-type active region. The gate line includes a main gate portion on the nanosheet stack, a first sub gate portion, a second sub gate portion, and a third sub gate portion. A width of the first sub gate portion in the first horizontal direction is greater than or equal to a width of the third sub gate portion in the first horizontal direction and the width of the first sub gate portion is less than a width of the second sub gate portion in the first horizontal direction.

Patent Agency Ranking