Hybrid Copper Structure for Advance Interconnect Usage
    91.
    发明申请
    Hybrid Copper Structure for Advance Interconnect Usage 有权
    用于高级互连使用的混合铜结构

    公开(公告)号:US20160005691A1

    公开(公告)日:2016-01-07

    申请号:US14321890

    申请日:2014-07-02

    Abstract: The present disclosure relates to a method of forming a BEOL metallization layer that uses different conductive materials (e.g., metals) to fill different size openings in an inter-level dielectric layer, and an associated apparatus. In some embodiments, the present disclosure relates to an integrated chip having a first plurality of metal interconnect structures disposed within a first BEOL metallization layer, which include a first conductive material. The integrated chip also has a second plurality of metal interconnect structures disposed within the first BEOL metallization layer at positions laterally separated from the first plurality of metal interconnect structures. The second plurality of metal interconnect structures have a second conductive material that is different than the first conductive material. By forming different metal interconnect structures on a same BEOL metallization layer using different conductive materials, gap-fill problems in narrow BEOL metal interconnect structures can be mitigated, thereby improving reliability of integrated chips.

    Abstract translation: 本公开涉及一种形成使用不同导电材料(例如,金属)填充层间电介质层中的不同尺寸的开口的BEOL金属化层的方法以及相关联的装置。 在一些实施例中,本公开涉及一种具有设置在第一BEOL金属化层内的第一多个金属互连结构的集成芯片,其包括第一导电材料。 集成芯片还具有在与第一多个金属互连结构横向分离的位置处设置在第一BEOL金属化层内的第二多个金属互连结构。 第二多个金属互连结构具有与第一导电材料不同的第二导电材料。 通过使用不同的导电材料在相同的BEOL金属化层上形成不同的金属互连结构,可以减小窄BEOL金属互连结构中的间隙填充问题,从而提高集成芯片的可靠性。

    Backside Vias in Semiconductor Device

    公开(公告)号:US20240371957A1

    公开(公告)日:2024-11-07

    申请号:US18774296

    申请日:2024-07-16

    Abstract: A semiconductor device includes a first transistor structure; a second transistor structure adjacent the first transistor structure; a first interconnect structure on a front-side of the first transistor structure and the second transistor structure; and a second interconnect structure on a backside of the first transistor structure and the second transistor structure, the second interconnect structure including a first dielectric layer on the backside of the first transistor structure; a second dielectric layer on the backside of the second transistor structure; a first contact extending through the first dielectric layer and electrically coupled to a first source/drain region of the first transistor structure; and a second contact extending through the second dielectric layer and electrically coupled to a second source/drain region of the second transistor structure, the second contact having a second length less than a first length of the first contact.

Patent Agency Ranking