APPARATUS AND METHODS FOR TRANSIENT COMPENSATION OF SWITCHING POWER REGULATORS
    111.
    发明申请
    APPARATUS AND METHODS FOR TRANSIENT COMPENSATION OF SWITCHING POWER REGULATORS 有权
    切换功率调节器瞬态补偿的装置和方法

    公开(公告)号:US20140266122A1

    公开(公告)日:2014-09-18

    申请号:US13827666

    申请日:2013-03-14

    CPC classification number: H02M3/156 H02M2003/1566

    Abstract: Apparatus and methods for generating a drive signal of a switching signal are disclosed. A first circuit receives an oscillating reference signal, a first compensation signal, a second compensation signal, and a third compensation signal. The first compensation signal is indicative of an error between an output voltage of a power converter and a reference voltage. The second compensation signal is indicative of the error relative to a threshold. The third compensation signal is indicative of an output current of the power converter. The first circuit generates a comparison signal having a waveform including pulses having durations based at least partly on a combination of the periodic reference signal, the first compensation signal, the second compensation signal, and the third compensation signal. A second circuit receives a clock signal and the comparison signal and generates a drive signal for activation and deactivation of a driver transistor.

    Abstract translation: 公开了用于产生开关信号的驱动信号的装置和方法。 第一电路接收振荡参考信号,第一补偿信号,第二补偿信号和第三补偿信号。 第一补偿信号表示功率转换器的输出电压与参考电压之间的误差。 第二补偿信号指示相对于阈值的误差。 第三补偿信号表示功率转换器的输出电流。 第一电路产生具有波形的比较信号,该波形包括至少部分地基于周期性参考信号,第一补偿信号,第二补偿信号和第三补偿信号的组合的具有持续时间的脉冲。 第二电路接收时钟信号和比较信号并产生用于驱动晶体管的激活和去激活的驱动信号。

    PING PONG COMPARATOR VOLTAGE MONITORING CIRCUIT
    112.
    发明申请
    PING PONG COMPARATOR VOLTAGE MONITORING CIRCUIT 有权
    乒乓比较电压监测电路

    公开(公告)号:US20140253176A1

    公开(公告)日:2014-09-11

    申请号:US13792835

    申请日:2013-03-11

    CPC classification number: H03K5/22

    Abstract: A ping pong comparator voltage monitoring circuit which includes first and second comparators having inputs connected to a voltage Vin to be monitored, and second inputs connected to first and second nodes, respectively. A multiplexer alternately couples the first and second comparator outputs to an output in response to a periodic control signal. A ground-referenced voltage Vref1 is provided at a third node and a voltage Vref2 referenced to Vref1 is at a fourth node. A hysteresis hyst1 is switchably connected between the third and first nodes, and a hysteresis hyst2 is switchably connected between the fourth and second nodes. Hyst1 and hyst2 are switched in when the mux output toggles due to a rising Vin, and are switched out when the mux output toggles due to a falling Vin.

    Abstract translation: 乒乓比较器电压监视电路,其包括具有连接到要监视的电压Vin的输入的第一和第二比较器,以及分别连接到第一和第二节点的第二输入。 复用器响应于周期性控制信号将第一和第二比较器输出交替耦合到输出。 在第三节点处提供地参考电压Vref1,并且参考Vref1的电压Vref2在第四节点处。 迟滞hyst1可切换地连接在第三节点和第一节点之间,并且滞后hyst2可切换地连接在第四节点和第二节点之间。 当Mux输出由于Vin上升而切换时,Hyst1和hyst2被切换,并且当多路复用器输出由于Vin下降而切换时,Hyst1和hyst2被切换。

    CONTROLLING CURRENT IN A SWITCHING REGULATOR
    113.
    发明申请
    CONTROLLING CURRENT IN A SWITCHING REGULATOR 有权
    控制开关稳压器中的电流

    公开(公告)号:US20140253083A1

    公开(公告)日:2014-09-11

    申请号:US13791240

    申请日:2013-03-08

    Inventor: Bin Shao

    CPC classification number: H02M3/157 H02M1/32 H02M2001/0009 H02M2001/0035

    Abstract: In one aspect, this disclosure relates to a method of controlling current output from a switching regulator to a load via an inductor. Inductor current information can be sampled at a peak level, such as just before a transistor configured to cause current to flow through the inductor is turned off. The sampled inductor current can be compared with a reference current, and a current limit threshold can be adjusted based on the comparison. The output current of the switching regulator can be controlled based on a comparison of the current limit threshold with an indicator of current flowing through the inductor. This method can accurately and efficiently limit current in a switching regulator.

    Abstract translation: 一方面,本公开涉及一种通过电感器控制从开关调节器到负载的电流输出的方法。 电感电流信息可以在峰值电平进行采样,例如在配置为使电流流过电感器的晶体管关闭之前。 可以将采样的电感电流与参考电流进行比较,并且可以基于比较来调整限流阈值。 可以基于电流限制阈值与流过电感器的电流指标的比较来控制开关稳压器的输出电流。 该方法可以准确有效地限制开关稳压器中的电流。

    DMA VECTOR BUFFER
    115.
    发明申请
    DMA VECTOR BUFFER 有权
    DMA矢量缓冲区

    公开(公告)号:US20140115195A1

    公开(公告)日:2014-04-24

    申请号:US14040367

    申请日:2013-09-27

    CPC classification number: G06F13/28

    Abstract: According to one example embodiment, a direct memory access (DMA) engine and buffer is disclosed. The vector buffer may be explicitly programmable, and may include advanced logic for reordering non-unity-stride vector data. An example MEMCPY instruction may provide an access request to the DMA buffer, which may then service the request asynchronously. Bitwise guards are set over memory in use, and cleared as each bit is read.

    Abstract translation: 根据一个示例实施例,公开了直接存储器存取(DMA)引擎和缓冲器。 向量缓冲器可以是可显式可编程的,并且可以包括用于重新排序非单位步幅矢量数据的高级逻辑。 示例MEMCPY指令可以向DMA缓冲器提供访问请求,其可以异步地服务请求。 按位保护设置在使用中的内存中,并在读取每个位时清零。

    Charge pump
    119.
    发明授权
    Charge pump 有权
    电荷泵

    公开(公告)号:US09531262B2

    公开(公告)日:2016-12-27

    申请号:US14147228

    申请日:2014-01-03

    CPC classification number: H02M3/073

    Abstract: This application discusses, among other things apparatus and methods for a voltage boost circuit. In an example, a voltage boost circuit can include first and second inverters, sharing a first supply node, and sharing a second supply node, a first charge transfer capacitor, configured to couple a first clock signal to the first inverter output, a second charge transfer capacitor, configured to couple a second clock signal to the second inverter output, the second clock signal being out-of-phase with the first clock signal, a first gate drive capacitor, configured to couple the first clock signal to the second inverter input, and a second gate drive capacitor, configured to couple the second clock signal to the first inverter input.

    Abstract translation: 本应用程序还讨论了升压电路的设备和方法。 在一个示例中,升压电路可以包括第一和第二反相器,共享第一电源节点,并共享第二电源节点,第一电荷转移电容器,被配置为将第一时钟信号耦合到第一反相器输出;第二充电 转移电容器,被配置为将第二时钟信号耦合到第二反相器输出,第二时钟信号与第一时钟信号异相;第一栅极驱动电容器,被配置为将第一时钟信号耦合到第二反相器输入 以及第二栅极驱动电容器,被配置为将所述第二时钟信号耦合到所述第一反相器输入。

    Interruptible store exclusive
    120.
    发明授权
    Interruptible store exclusive 有权
    中断商店独家

    公开(公告)号:US09411542B2

    公开(公告)日:2016-08-09

    申请号:US14187058

    申请日:2014-02-21

    Abstract: In one example, there is disclosed herein a processor configured for interruptible atomic exclusive memory operations. For example, a load exclusive (LDEX) may be followed by a store exclusive (STREX), with the two together forming an atom. To facilitate timely handling of interrupts, the STREX operation is split into two parts. The STREX_INIT is not interruptible but has a determinate execution time because it takes a fixed number of clock cycles. The STREX_INIT sends the value out to the memory bus. It is followed by a STREX_SYNC operation that polls a flag for whether a return value is available. STREX_SYNC is interruptible, and methods are disclosed for determining whether, upon return from an interrupt, atomicity of the operation has been broken. If atomicity is broken, the instruction fails, while if atomicity is preserved, the instruction completes.

    Abstract translation: 在一个示例中,本文公开了配置用于可中断原子排他存储器操作的处理器。 例如,负载独占(LDEX)可以后跟存储排他(STREX),两者一起形成一个原子。 为了方便及时处理中断,STREX操作分为两部分。 STREX_INIT不可中断,但具有确定的执行时间,因为它需要固定的时钟周期数。 STREX_INIT将值发送到内存总线。 之后是一个STREX_SYNC操作,轮询一个标志是否返回值可用。 STREX_SYNC是可中断的,并且公开了用于确定在从中断返回时是否已经破坏操作的原子性的方法。 如果原子性被破坏,则指令失败,而如果保留原子性,则指令完成。

Patent Agency Ranking