-
公开(公告)号:US09397071B2
公开(公告)日:2016-07-19
申请号:US14102757
申请日:2013-12-11
Applicant: Intel Corporation
Inventor: Omkar G. Karhade , John S. Guzek , Johanna M. Swan , Christopher J. Nelson , Nitin A. Deshpande , William J. Lambert , Charles A. Gealer , Feras Eid , Islam A. Salama , Kemal Aygun , Sasha N. Oster , Tyler N. Osborn
IPC: H05K7/00 , H01L25/00 , H01L23/00 , H01L25/065 , H01L23/538 , H05K1/18
CPC classification number: H01L25/16 , H01L23/5383 , H01L23/5386 , H01L23/5387 , H01L24/50 , H01L24/86 , H01L25/00 , H01L25/0655 , H01L2224/0405 , H01L2224/04105 , H01L2224/05568 , H01L2224/056 , H01L2224/05647 , H01L2224/29078 , H01L2224/86203 , H01L2224/86815 , H05K1/185 , Y10T29/49155 , H01L2924/00014 , H01L2924/014
Abstract: A microelectronic package of the present description may comprises a first microelectronic device having at least one row of connection structures electrically connected thereto and a second microelectronic device having at least one row of connection structures electrically connected thereto, wherein the connection structures within the at least one first microelectronic device row are aligned with corresponding connection structures within the at least one second microelectronic device row in an x-direction. An interconnect comprising an interconnect substrate having a plurality of electrically isolated conductive traces extending in the x-direction on a first surface of the interconnect substrate may be attached to the at least one first microelectronic device connection structure row and the at least one second microelectronic device connection structure row, such that at least one interconnect conductive trace forms a connection between a first microelectronic device connection structure and its corresponding second microelectronic device connection structure.
Abstract translation: 本说明书的微电子封装可以包括具有与其电连接的至少一行连接结构的第一微电子器件和具有与其电连接的至少一排连接结构的第二微电子器件,其中所述至少一个 第一微电子器件行与X方向上的至少一个第二微电子器件行内的对应连接结构对准。 包括具有在互连衬底的第一表面上沿x方向延伸的多个电隔离导电迹线的互连衬底的互连可以附接到所述至少一个第一微电子器件连接结构行和所述至少一个第二微电子器件 连接结构行,使得至少一个互连导电迹线形成第一微电子器件连接结构与其对应的第二微电子器件连接结构之间的连接。
-
公开(公告)号:US20160181218A1
公开(公告)日:2016-06-23
申请号:US14576166
申请日:2014-12-18
Applicant: Intel Corporation
Inventor: Omkar G. Karhade , Nitin A. Deshpande , Debendra Mallik , Bassam M. Ziadeh , Yoshihiro Tomita
CPC classification number: H01L21/563 , H01L24/13 , H01L24/16 , H01L24/73 , H01L24/81 , H01L24/83 , H01L24/92 , H01L24/97 , H01L25/0657 , H01L25/18 , H01L25/50 , H01L2224/0401 , H01L2224/13082 , H01L2224/131 , H01L2224/13124 , H01L2224/13144 , H01L2224/13147 , H01L2224/16145 , H01L2224/16227 , H01L2224/26175 , H01L2224/73204 , H01L2224/81011 , H01L2224/81191 , H01L2224/81192 , H01L2224/81203 , H01L2224/81211 , H01L2224/81815 , H01L2224/83192 , H01L2224/92125 , H01L2224/97 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2225/06568 , H01L2924/1434 , H01L2924/15311 , H01L2924/1579 , H01L2924/2064 , H01L2924/3511 , H01L2224/81 , H01L2224/83 , H01L2924/014 , H01L2924/00014
Abstract: Embodiments of the invention include device packages and methods of forming such packages. In an embodiment, the method of forming a device package may comprise forming a reinforcement layer over a substrate. One or more openings may be formed through the reinforcement layer. In an embodiment, a device die may be placed into one of the openings. The device die may be bonded to the substrate by reflowing one or more solder bumps positioned between the device die and the substrate. Embodiments of the invention may include a molded reinforcement layer. Alternative embodiments include a reinforcement layer that is adhered to the surface of the substrate with an adhesive layer.
Abstract translation: 本发明的实施例包括形成这种包装的装置包装和方法。 在一个实施例中,形成器件封装的方法可以包括在衬底上形成加强层。 可以通过加强层形成一个或多个开口。 在一个实施例中,器件裸片可以放置在其中一个开口中。 器件管芯可以通过回流位于器件管芯和衬底之间的一个或多个焊料凸块来结合到衬底。 本发明的实施例可以包括模制加强层。 替代实施例包括用粘合剂层粘附到基底的表面的加强层。
-