-
公开(公告)号:US11094627B2
公开(公告)日:2021-08-17
申请号:US16663683
申请日:2019-10-25
Applicant: Micron Technology, Inc.
Inventor: Vladimir Machkaoutsan , Pieter Blomme , Emilio Camerlenghi , Justin B. Dorhout , Jian Li , Ryan L. Meyer , Paolo Tessariol
IPC: H01L27/11582 , H01L27/11556 , H01L27/1157 , H01L27/11524 , H01L21/311 , H01L23/522 , H01L23/528
Abstract: A memory array comprising strings of memory cells comprises laterally-spaced memory blocks individually comprising a vertical stack comprising alternating insulative tiers and conductive tiers. Operative channel-material strings of memory cells extend through the insulative tiers and the conductive tiers. First dummy pillars in the memory blocks extend through at least a majority of the insulative tiers and the conductive tiers through which the channel-material strings extend. Second dummy pillars are laterally-between and longitudinally-spaced-along immediately-laterally-adjacent of the memory blocks. The second dummy pillars extend through at least a majority of the insulative tiers and the conductive tiers through which the operative channel-material strings extend laterally-between the immediately-laterally-adjacent memory blocks. Other embodiments, including method, are disclosed.
-
公开(公告)号:US20210065810A1
公开(公告)日:2021-03-04
申请号:US16555050
申请日:2019-08-29
Applicant: MICRON TECHNOLOGY, INC.
Inventor: Giovanni Maria Paolucci , Paolo Tessariol , Emilio Camerlenghi , Gianpietro Carnevale , Augusto Benvenuti
Abstract: Methods of operating a memory, and memory configured to perform similar methods, might include applying a positive first voltage level to a first node selectively connected to a string of series-connected memory cells while applying a negative second voltage level to a control gate of a transistor connected between the first node and the string of series-connected memory cells, and increasing the voltage level applied to the first node to a third voltage level while increasing the voltage level applied to the control gate of the transistor to a fourth voltage level lower than the third voltage level and higher than the first voltage level.
-
133.
公开(公告)号:US20210057441A1
公开(公告)日:2021-02-25
申请号:US16550252
申请日:2019-08-25
Applicant: Micron Technology, Inc.
Inventor: Lifang Xu , Indra V. Chary , Justin B. Dorhout , Jian Li , Haitao Liu , Paolo Tessariol
IPC: H01L27/11582 , H01L27/11524 , H01L27/11556 , H01L27/1157 , H01L23/522 , H01L23/528 , H01L21/768
Abstract: A memory array comprising strings of memory cells comprises laterally-spaced memory blocks individually comprising a vertical stack comprising alternating insulative tiers and conductive tiers. Operative channel-material strings of memory cells extend through the insulative tiers and the conductive tiers. The operative channel-material strings in the laterally-spaced memory blocks comprise part of a memory plane. An elevationally-extending wall is in the memory plane laterally-between immediately-laterally-adjacent of the memory blocks and that completely encircles an island that is laterally-between immediately-laterally-adjacent of the memory blocks in the memory plane. Other embodiments, including method are disclosed.
-
134.
公开(公告)号:US10861552B2
公开(公告)日:2020-12-08
申请号:US16362082
申请日:2019-03-22
Applicant: Micron Technology, Inc.
Inventor: Paolo Tessariol , Roberto Gastaldi
Abstract: Some embodiments include apparatus and methods having a string of memory cells, a conductive line and a bipolar junction transistor configured to selectively couple the string of memory cells to the conductive line. Other embodiments including additional apparatus and methods are described.
-
公开(公告)号:US10727242B2
公开(公告)日:2020-07-28
申请号:US16372563
申请日:2019-04-02
Applicant: Micron Technology, Inc.
Inventor: Justin B. Dorhout , Kunal R. Parekh , Matthew Park , Joseph Neil Greeley , Chet E. Carter , Martin C. Roberts , Indra V. Chary , Vinayak Shamanna , Ryan Meyer , Paolo Tessariol
IPC: H01L27/11 , H01L27/11556 , H01L27/11573 , H01L27/11519 , H01L27/11565 , H01L27/11582
Abstract: An array of elevationally-extending strings of memory cells, where the memory cells individually comprise a programmable charge storage transistor, comprises a substrate comprising a first region containing memory cells and a second region not containing memory cells laterally of the first region. The first region comprises vertically-alternating tiers of insulative material and control gate material. The second region comprises vertically-alternating tiers of different composition insulating materials laterally of the first region. A channel pillar comprising semiconductive channel material extends elevationally through multiple of the vertically-alternating tiers within the first region. Tunnel insulator, programmable charge storage material, and control gate blocking insulator are between the channel pillar and the control gate material of individual of the tiers of the control gate material within the first region. Conductive vias extend elevationally through the vertically-alternating tiers in the second region. An elevationally-extending wall is laterally between the first and second regions. The wall comprises the programmable charge storage material and the semiconductive channel material. Other embodiments and aspects, including method, are disclosed.
-
公开(公告)号:US10014309B2
公开(公告)日:2018-07-03
申请号:US15231950
申请日:2016-08-09
Applicant: Micron Technology, Inc.
Inventor: Justin B. Dorhout , Kunal R. Parekh , Matthew Park , Joseph Neil Greeley , Chet E. Carter , Martin C. Roberts , Indra V. Chary , Vinayak Shamanna , Ryan Meyer , Paolo Tessariol
IPC: H01L21/336 , H01L27/11556 , H01L27/11519 , H01L27/11582 , H01L27/11565
CPC classification number: H01L27/11556 , H01L27/11519 , H01L27/11565 , H01L27/11573 , H01L27/11582
Abstract: An array of elevationally-extending strings of memory cells, where the memory cells individually comprise a programmable charge storage transistor, comprises a substrate comprising a first region containing memory cells and a second region not containing memory cells laterally of the first region. The first region comprises vertically-alternating tiers of insulative material and control gate material. The second region comprises vertically-alternating tiers of different composition insulating materials laterally of the first region. A channel pillar comprising semiconductive channel material extends elevationally through multiple of the vertically-alternating tiers within the first region. Tunnel insulator, programmable charge storage material, and control gate blocking insulator are between the channel pillar and the control gate material of individual of the tiers of the control gate material within the first region. Conductive vias extend elevationally through the vertically-alternating tiers in the second region. An elevationally-extending wall is laterally between the first and second regions. The wall comprises the programmable charge storage material and the semiconductive channel material. Other embodiments and aspects, including method, are disclosed.
-
137.
公开(公告)号:US20170316831A1
公开(公告)日:2017-11-02
申请号:US15651985
申请日:2017-07-17
Applicant: Micron Technology, Inc.
Inventor: Paolo Tessariol , Roberto Gastaldi
CPC classification number: G11C16/0483 , G11C16/10
Abstract: Some embodiments include apparatus and methods having a string of memory cells, a conductive line and a bipolar junction transistor configured to selectively couple the string of memory cells to the conductive line. Other embodiments including additional apparatus and methods are described.
-
138.
公开(公告)号:US09711223B2
公开(公告)日:2017-07-18
申请号:US14165072
申请日:2014-01-27
Applicant: Micron Technology, Inc.
Inventor: Paolo Tessariol , Roberto Gastaldi
CPC classification number: G11C16/0483 , G11C16/10
Abstract: Some embodiments include apparatus and methods having a string of memory cells, a conductive line and a bipolar junction transistor configured to selectively couple the string of memory cells to the conductive line. Other embodiments including additional apparatus and methods are described.
-
公开(公告)号:US20150262867A1
公开(公告)日:2015-09-17
申请号:US14722889
申请日:2015-05-27
Applicant: Micron Technology, Inc.
Inventor: Roberto Somaschini , Alessandro Vaccaro , Paolo Tessariol , Giulio Albini
IPC: H01L21/768 , H01L27/105
CPC classification number: H01L21/76807 , H01L21/76808 , H01L21/76811 , H01L21/76816 , H01L21/7684 , H01L21/76877 , H01L21/76895 , H01L23/5226 , H01L23/5283 , H01L27/1052 , H01L27/11521 , H01L2924/0002 , H01L2924/00
Abstract: Array contacts for semiconductor memories may be formed using a first set of parallel stripe masks and subsequently a second set of parallel stripe masks transverse to the first set. For example, one set of masks may be utilized to etch a dielectric layer, to form parallel spaced trenches. Then the trenches may be filled with a sacrificial material. That sacrificial material may then be masked transversely to its length and etched, for example. The resulting openings may be filled with a metal to form array contacts.
Abstract translation: 半导体存储器的阵列触点可以使用第一组并行条纹掩模形成,随后可以与第一组横向的第二组平行条纹掩模形成。 例如,可以使用一组掩模来蚀刻介电层,以形成平行隔开的沟槽。 然后可以用牺牲材料填充沟槽。 然后,该牺牲材料可以横向于其长度被掩蔽并被蚀刻。 所得到的开口可以用金属填充以形成阵列触点。
-
公开(公告)号:US08759980B2
公开(公告)日:2014-06-24
申请号:US14066340
申请日:2013-10-29
Applicant: Micron Technology, Inc.
Inventor: Roberto Somaschini , Alessandro Vaccaro , Paolo Tessariol , Giulio Albini
IPC: G11C11/24
CPC classification number: H01L21/76807 , H01L21/76808 , H01L21/76811 , H01L21/76816 , H01L21/7684 , H01L21/76877 , H01L21/76895 , H01L23/5226 , H01L23/5283 , H01L27/1052 , H01L27/11521 , H01L2924/0002 , H01L2924/00
Abstract: Array contacts for semiconductor memories may be formed using a first set of parallel stripe masks and subsequently a second set of parallel stripe masks transverse to the first set. For example, one set of masks may be utilized to etch a dielectric layer, to form parallel spaced trenches. Then the trenches may be filled with a sacrificial material. That sacrificial material may then be masked transversely to its length and etched, for example. The resulting openings may be filled with a metal to form array contacts.
Abstract translation: 半导体存储器的阵列触点可以使用第一组并行条纹掩模形成,随后可以与第一组横向的第二组平行条纹掩模形成。 例如,可以使用一组掩模来蚀刻介电层,以形成平行间隔开的沟槽。 然后可以用牺牲材料填充沟槽。 然后,该牺牲材料可以横向于其长度被掩蔽并被蚀刻。 所得到的开口可以用金属填充以形成阵列触点。
-
-
-
-
-
-
-
-
-