MOTOR CONTROL SYSTEM
    161.
    发明申请

    公开(公告)号:US20190267922A1

    公开(公告)日:2019-08-29

    申请号:US16281604

    申请日:2019-02-21

    Abstract: Control over the operation of an electrically-controlled motor is supported by an interface circuit between the electrically-controlled motor and a near-field radio frequency communication controller. The interface circuit includes a first circuit that receives at least one control set point through a near-field radio frequency communication issued by the near-field radio frequency communication controller. A second circuit of the interface generates one or more electric signals in pulse width modulation based on the control set point.

    PROCESS FOR FABRICATING RESISTIVE MEMORY CELLS
    162.
    发明申请

    公开(公告)号:US20190259942A1

    公开(公告)日:2019-08-22

    申请号:US16400649

    申请日:2019-05-01

    Inventor: Philippe BOIVIN

    Abstract: A oxide-based direct-access resistive nonvolatile memory may include within the interconnect portion of the integrated circuit a memory plane including capacitive memory cells extending in orthogonal first and second directions and each including a first electrode, a dielectric region and a second electrode. The memory plane may include conductive pads of square or rectangular shape forming the first electrodes. The stack of the dielectric layer and the second conductive layer covers the pads in the first direction and forms, in the second direction, conductive bands extending over and between the pads. The second electrodes may be formed by zones of the second bands facing the pads.

    METHOD FOR PRECHARGING AN INTEGRATED-CIRCUIT SUPPLY, AND CORRESPONDING INTEGRATED CIRCUIT

    公开(公告)号:US20190245377A1

    公开(公告)日:2019-08-08

    申请号:US16267968

    申请日:2019-02-05

    Abstract: An integrated circuit includes: a primary supply stage including a primary supply node, the primary supply stage being configured to deliver a primary supply voltage to the primary supply node; a secondary supply stage including a secondary supply node, the secondary supply stage being configured to deliver a secondary supply voltage to the secondary supply node; a supply-switching circuit; a pre-charging circuit controllably coupled to the secondary supply node via the supply-switching circuit; and a volatile memory circuit controllably coupled to the primary supply node and the secondary supply node via the supply-switching circuit, wherein the switching circuit is configured to connect a supply of the volatile memory circuit either to the primary supply node in a primary supply mode, or to the secondary supply node in a secondary supply mode.

    STANDARD INTEGRATED CELL WITH CAPACITIVE DECOUPLING STRUCTURE

    公开(公告)号:US20190237589A1

    公开(公告)日:2019-08-01

    申请号:US16259424

    申请日:2019-01-28

    CPC classification number: H01L29/945 H01L27/0629 H01L27/0733 H01L29/66181

    Abstract: A standard integrated cell includes a semiconductor region with a functional domain for logic circuits including a transistor and an adjacent continuity domain that extends out to an edge of the standard integrated cell. The edge is configured to be adjacent to another continuity domain of another standard integrated cell. The standard integrated cell further includes at capacitive element. This capacitive element may be housed in the continuity domain, for example at or near the edge. Alternatively, the capacitive element may be housed at a location which extends around a substrate region of the transistor.

    Device comprising a stack of electronic chips

    公开(公告)号:US10347595B2

    公开(公告)日:2019-07-09

    申请号:US15609783

    申请日:2017-05-31

    Abstract: A device includes a first chip having a front side and a back side. A second chip is stacked with the first chip and located on the back side of the first chip. A first loop includes first and second through vias located in the first chip. Each through via has a first end on the front side of the first chip and a second end on the back side of the first chip. The first loop also includes a first track that connects the first ends of the first and second through vias is located in the first chip on the front side thereof and a second track that connects the second ends of the first and second through vias is located in the second chip. A detection circuit can detect an electrical characteristic of the first loop.

    Process for fabricating resistive memory cells

    公开(公告)号:US10319906B2

    公开(公告)日:2019-06-11

    申请号:US15352985

    申请日:2016-11-16

    Inventor: Philippe Boivin

    Abstract: A oxide-based direct-access resistive nonvolatile memory may include within the interconnect portion of the integrated circuit a memory plane including capacitive memory cells extending in orthogonal first and second directions and each including a first electrode, a dielectric region and a second electrode. The memory plane may include conductive pads of square or rectangular shape forming the first electrodes. The stack of the dielectric layer and the second conductive layer covers the pads in the first direction and forms, in the second direction, conductive bands extending over and between the pads. The second electrodes may be formed by zones of the second bands facing the pads.

    Method for Reading an EEPROM and Corresponding Device

    公开(公告)号:US20190118544A1

    公开(公告)日:2019-04-25

    申请号:US16220476

    申请日:2018-12-14

    Abstract: A read amplifier of a memory device has two current generators, an inverter, and five transistors. The inverter is connected to the second current generator. The first transistor has a gate connected to the read amplifier, a drain connected to the first current generator, and a source connected to a reference ground. The second transistor has a gate connected to the first current generator, a drain connected to a reference voltage, and a source connected to the gate of the first transistor. The third transistor has a drain connected to the first current generator and a source connected to the reference ground. The fourth transistor has a gate connected to the first current generator, a drain connected to the second current generator, and a source connected to the reference ground. The fifth transistor has a drain connected to the second current generator and a source connected to the reference voltage.

Patent Agency Ranking