Non-volatile memory device having a memory size

    公开(公告)号:US09753665B2

    公开(公告)日:2017-09-05

    申请号:US15053950

    申请日:2016-02-25

    Abstract: A memory device includes an input/output interface, a bus of SPI type coupled to the input/output interface, and a plurality of individual non-volatile memory devices connected to the bus of SPI type. The chip select inputs of each individual memory device are all connected to one and the same chip select wire of the SPI bus. The individual memory devices are further configured and controllable so as to behave, as seen by the input/output interface, as a single non-volatile memory device, the total memory space of which has a total memory capacity equal to the sum of the individual memory capacities of the individual devices.

    LOW PASS FILTER WITH AN INCREASED DELAY
    13.
    发明申请
    LOW PASS FILTER WITH AN INCREASED DELAY 有权
    低通滤波器具有增加的延迟

    公开(公告)号:US20130278330A1

    公开(公告)日:2013-10-24

    申请号:US13868866

    申请日:2013-04-23

    CPC classification number: H03H11/04 H03K5/1252 H03K5/13 H03K2005/00156

    Abstract: A low pass filter comprises a filter input node configured to receive a first logic signal, a filter output node configured to supply a second logic signal, a resistive element comprising a first terminal coupled to the input node and a second terminal coupled to the output node, and a capacitive element comprising a first terminal coupled to the output node and a second terminal. The filter further comprises an inverting gate having a first terminal coupled to the input node and a second terminal coupled to the second terminal of the capacitive element.

    Abstract translation: 低通滤波器包括被配置为接收第一逻辑信号的滤波器输入节点,被配置为提供第二逻辑信号的滤波器输出节点,包括耦合到输入节点的第一终端的电阻元件和耦合到输出节点的第二终端 以及电容元件,包括耦合到所述输出节点的第一端子和第二端子。 滤波器还包括反相门,其具有耦合到输入节点的第一端子和耦合到电容元件的第二端子的第二端子。

    EEPROM memory device and corresponding method

    公开(公告)号:US11386963B2

    公开(公告)日:2022-07-12

    申请号:US17166107

    申请日:2021-02-03

    Abstract: The memory device of the electrically-erasable programmable read-only memory type comprises write circuitry designed to carry out a write operation in response to receiving a command for writing at least one selected byte in at least one selected memory word of the memory plane, the write operation comprising an erase cycle followed by a programming cycle, and configured for generating, during the erase cycle, an erase voltage in the memory cells of all the bytes of the at least one selected memory word, and an erase inhibit potential configured, with respect to the erase voltage, for preventing the erasing of the memory cells of the non-selected bytes of the at least one selected memory word, which are not the at least one selected byte.

    Compact Non-Volatile Memory Device
    17.
    发明申请

    公开(公告)号:US20190341114A1

    公开(公告)日:2019-11-07

    申请号:US16511703

    申请日:2019-07-15

    Abstract: A non-volatile memory device includes a substrate, a plurality of memory words, a control block, a first electrically-conducting link, and a plurality of second electrically-conducting links. The substrate includes a substantially planar surface. The memory words include B memory words disposed at the substantially planar surface. The control block includes B control elements disposed at the substantially planar surface. The first electrically-conducting link is disposed in a first plane parallel to the substantially planar surface. The first electrically-conducting link connects one of the B control elements to a memory word of the memory words. The plurality of second electrically-conducting links includes B-1 second electrically-conducting links respectively connecting B-1 remaining control elements to B-1 corresponding memory words of the plurality of memory words. The B-1 second electrically-conducting links are disposed above the first plane and physically extend at least partially over at least two memory words of the memory words.

    Method for reading an EEPROM and corresponding device

    公开(公告)号:US10186320B2

    公开(公告)日:2019-01-22

    申请号:US15659891

    申请日:2017-07-26

    Abstract: A read amplifier of a memory device has two current generators, an inverter, and five transistors. The inverter is connected to the second current generator. The first transistor has a gate connected to the read amplifier, a drain connected to the first current generator, and a source connected to a reference ground. The second transistor has a gate connected to the first current generator, a drain connected to a reference voltage, and a source connected to the gate of the first transistor. The third transistor has a drain connected to the first current generator and a source connected to the reference ground. The fourth transistor has a gate connected to the first current generator, a drain connected to the second current generator, and a source connected to the reference ground. The fifth transistor has a drain connected to the second current generator and a source connected to the reference voltage.

Patent Agency Ranking