-
公开(公告)号:US11411078B2
公开(公告)日:2022-08-09
申请号:US16701427
申请日:2019-12-03
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Hyojoon Ryu , Kiyoon Kang , Seogoo Kang , Shinhwan Kang , Jesuk Moon , Byunggon Park , Jaeryong Sim , Jinsoo Lim , Jisung Cheon , Jeehoon Han
IPC: H01L27/11565 , H01L27/11582 , H01L29/06 , H01L23/31 , G11C5/06 , H01L27/1157 , H01L27/11573
Abstract: A semiconductor device including a substrate having a cell, peripheral, and boundary area; a stack structure on the cell area and including insulating and interconnection layers that are alternately stacked; a molding layer on the peripheral area boundary areas; a selection line isolation pattern extending into the stack structure; a cell channel structure passing through the stack structure; and first dummy patterns extending into the molding layer on the peripheral area, wherein upper surfaces of the first dummy patterns, an upper surface of the selection line isolation pattern, and an upper surface of the cell channel structure are coplanar, and at least one of the first dummy patterns extends in parallel with the selection line isolation pattern or cell channel structure from upper surfaces of the first dummy patterns, the upper surface of the selection line isolation pattern, and the upper surface of the cell channel structure toward the substrate.
-
公开(公告)号:US20240324221A1
公开(公告)日:2024-09-26
申请号:US18612110
申请日:2024-03-21
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Kohji Kanamori , Seogoo Kang , Kyungdong Kim , Seunghyun Lee , Jeehoon Han
IPC: H10B43/27 , G11C5/06 , G11C16/04 , G11C16/08 , H01L23/528 , H01L25/065 , H10B41/10 , H10B41/27 , H10B41/35 , H10B41/40 , H10B43/10 , H10B43/35 , H10B43/40 , H10B80/00
CPC classification number: H10B43/27 , G11C5/063 , G11C16/0483 , G11C16/08 , H01L23/5283 , H01L25/0652 , H10B41/10 , H10B41/27 , H10B41/35 , H10B41/40 , H10B43/10 , H10B43/35 , H10B43/40 , H10B80/00 , H01L2225/06506
Abstract: A memory device is provided. The memory device includes a first cell array stack including first gate electrodes, a first channel structure, and first pad portions respectively connected to the first gate electrodes and having a step shape, a second cell array stack disposed on the first cell array stack and including second gate electrodes, a second channel structure, and second pad portions respectively connected to the second gate electrodes and having a step shape, wherein the second pad portions overlap the first pad portions in the first direction, and a vertical contact passing through any one of the first pad portions, first extension portions below the any one of the first pad portions, any one of the second pad portions, and second extension portions below the any one of the second pad portions, to extend in the first direction.
-
13.
公开(公告)号:US11374017B2
公开(公告)日:2022-06-28
申请号:US16842055
申请日:2020-04-07
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Kohji Kanamori , Seogoo Kang , Jongseon Ahn , Jeehoon Han
IPC: H01L27/1157 , H01L27/11524 , H01L27/11556 , H01L27/11529 , H01L27/11565 , H01L27/11573 , H01L29/49 , H01L21/28 , H01L27/11519 , H01L27/11582
Abstract: A three-dimensional memory device is provided. The three-dimensional memory device may include a substrate, a cell stack, a string selection line gate electrode, a lower vertical channel structure, an upper vertical channel structure, and a bit line. The string selection line gate electrode may include a lower string selection line gate electrode and an upper string selection line gate electrode formed on an upper surface of the lower string selection line gate electrode. The lower string selection line gate electrode may include N-doped poly-crystalline silicon. The upper string selection line gate electrode may include silicide.
-
公开(公告)号:US11114460B2
公开(公告)日:2021-09-07
申请号:US16690929
申请日:2019-11-21
Applicant: Samsung Electronics Co., Ltd.
Inventor: Kohji Kanamori , Seogoo Kang , Shinhwan Kang
IPC: H01L27/11582 , H01L29/417
Abstract: A semiconductor memory device including a first semiconductor layer, a second semiconductor layer, and a third semiconductor layer between the first and second semiconductor layers, gate electrodes arranged on the second semiconductor layer and spaced apart from each other in a first direction perpendicular to an upper surface of the second semiconductor layer, and channel structures penetrating the first, second and third semiconductor layers and the gate electrodes, each respective channel structure of channel structures including a gate insulating film, a channel layer, and a buried insulating film, the gate insulating film including a tunnel insulating film adjacent to the channel layer, a charge blocking film adjacent to the gate electrodes, and a charge storage film between the tunnel insulating film and the charge blocking film, and the charge storage film including an upper cover protruding toward the outside of the respective channel structure.
-
15.
公开(公告)号:US20210091093A1
公开(公告)日:2021-03-25
申请号:US16842055
申请日:2020-04-07
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Kohji Kanamori , Seogoo Kang , Jongseon Ahn , Jeehoon Han
IPC: H01L27/1157 , H01L27/11524 , H01L27/11556 , H01L27/11529 , H01L27/11582 , H01L27/11573 , H01L29/49 , H01L21/28 , H01L27/11519 , H01L27/11565
Abstract: A three-dimensional memory device is provided. The three-dimensional memory device may include a substrate, a cell stack, a string selection line gate electrode, a lower vertical channel structure, an upper vertical channel structure, and a bit line. The string selection line gate electrode may include a lower string selection line gate electrode and an upper string selection line gate electrode formed on an upper surface of the lower string selection line gate electrode. The lower string selection line gate electrode may include N-doped poly-crystalline silicon. The upper string selection line gate electrode may include silicide.
-
公开(公告)号:US20210074720A1
公开(公告)日:2021-03-11
申请号:US16885499
申请日:2020-05-28
Applicant: Samsung Electronics Co., Ltd.
Inventor: Younghwan Son , Sanghoon Jeong , Sangjun Hong , Seogoo Kang , Jeehoon Han
IPC: H01L27/11582 , H01L27/1157 , H01L27/11565
Abstract: A semiconductor device includes a lower structure; a stack structure including gate layers and interlayer insulating layers and having an opening; a vertical structure in the opening; a contact structure on the vertical structure; and a conductive line on the contact structure. The vertical structure includes an insulating core region, a channel semiconductor layer covering side and lower surfaces of the insulating core region, data storage patterns between the channel semiconductor layer and the gate layers and spaced apart from each other, a first dielectric layer, and a second dielectric layer. At least a portion of the first dielectric layer is between the data storage patterns and the gate layers, at least a portion of the second dielectric layer is between the data storage patterns and the channel semiconductor layer, and the insulating core region includes first convex portions having increased widths in regions facing the gate layers.
-
-
-
-
-