IN SITU STRAIN COMPENSATION AFE
    11.
    发明申请

    公开(公告)号:US20250028343A1

    公开(公告)日:2025-01-23

    申请号:US18394458

    申请日:2023-12-22

    Abstract: A circuit (70) includes a voltage reference circuit (72) that includes an output terminal (74), wherein the voltage reference circuit (72) is configured to generate an output voltage at the output terminal (74) having a first transfer function of voltage with respect to strain. The circuit (70) also includes a strain compensation circuit (78) having an input terminal connected to the output terminal (74) of the voltage reference circuit, and having a strain compensation circuit output terminal (80). The strain compensation circuit (78) is configured to receive the output voltage comprising the first transfer function at the input terminal. The strain compensation circuit (78) has a second transfer function of voltage with respect to strain that is substantially opposite that of the first transfer function, thereby outputting a compensated voltage at the strain compensation circuit output terminal (80) that is substantially independent of strain.

    Multi-switch voltage regulator
    12.
    发明授权

    公开(公告)号:US10978944B2

    公开(公告)日:2021-04-13

    申请号:US16039644

    申请日:2018-07-19

    Abstract: In some examples, a voltage regulator includes a first pair of switches controllable by a first clock signal having a first phase. The switches in the first pair are coupled to each other via a capacitor. The voltage regulator also includes a second pair of switches controllable by a second clock signal having a second phase. The first and second phases are non-overlapping. The switches in the second pair are coupled to each other via the capacitor.

    Apparatus with low power SRAM retention mode

    公开(公告)号:US10068638B2

    公开(公告)日:2018-09-04

    申请号:US15393552

    申请日:2016-12-29

    Inventor: Vinod Menezes

    CPC classification number: G11C11/417 G11C5/14 G11C11/412

    Abstract: A memory array and an integrated circuit are disclosed. The memory array includes first and second banks of memory elements and five switches. Each memory element of the first bank of memory elements is coupled to an upper rail and to a first node, while each memory element of the second bank of memory elements is coupled to a second node and to a lower rail. The first switch is coupled between the first node and the second node; the second switch is coupled between the first node and the lower rail; and the third switch is coupled between the second node and the upper rail. A fourth switch is coupled between the first node and a voltage that is one diode drop above the lower rail, and a fifth switch is coupled between the second node and a voltage that is one diode drop below the upper rail.

    Sense amplifier in low power and high performance SRAM

    公开(公告)号:US09799395B2

    公开(公告)日:2017-10-24

    申请号:US14954481

    申请日:2015-11-30

    Inventor: Vinod Menezes

    CPC classification number: G11C11/419 G11C5/14 G11C11/412 G11C11/413

    Abstract: A static random access memory (SRAM) includes an array of storage cells and a first sense amplifier. The array of storage cells is arranged as rows and columns. The rows correspond to word lines and the columns correspond to bit lines. The first sense amplifier includes a first transistor and a second transistor. The first sense amplifier is configured to provide a first read of a first storage cell of the array of storage cells. Based on the first read of the first storage cell failing to correctly read data stored in the first storage cell, the first sense amplifier is configured to increment a body bias of the first transistor a first time. In response to the body bias of the first transistor being incremented, the first sense amplifier is configured to provide a second read of the first storage cell.

    Static Random Access Memory with Reduced Write Power
    16.
    发明申请
    Static Random Access Memory with Reduced Write Power 审中-公开
    具有降低写功率的静态随机存取存储器

    公开(公告)号:US20170025167A1

    公开(公告)日:2017-01-26

    申请号:US15284890

    申请日:2016-10-04

    Inventor: Vinod Menezes

    CPC classification number: G11C11/419 G11C7/12 G11C11/418

    Abstract: A static random access memory (SRAM) features reduced write cycle power consumption. The SRAM includes an array of static storage cells and a write controller. The array of static storage cells is accessible via a plurality of word lines and a plurality of bit lines, and is arranged to access multiple bits via each of the word lines. The write controller controls writing to the static storage cells. The write controller is configured to perform consecutive writes to a plurality of addresses associated with a same one of the word lines, and to, in conjunction with the consecutive writes, perform fewer precharges of the bit lines than consecutive writes.

    Abstract translation: 静态随机存取存储器(SRAM)具有减少的写周期功耗。 SRAM包括一组静态存储单元和一个写入控制器。 静态存储单元的阵列可通过多个字线和多个位线访问,并且被布置为经由每个字线访问多个位。 写控制器控制对静态存储单元的写入。 写入控制器被配置为对与同一字线相关联的多个地址执行连续写入,并且与连续写入一起,执行比连续写入更少的位线预充电。

    CIRCUITS AND METHODS FOR PERFORMANCE OPTIMIZATION OF SRAM MEMORY
    17.
    发明申请
    CIRCUITS AND METHODS FOR PERFORMANCE OPTIMIZATION OF SRAM MEMORY 有权
    SRAM存储器性能优化的电路和方法

    公开(公告)号:US20160163379A1

    公开(公告)日:2016-06-09

    申请号:US14562056

    申请日:2014-12-05

    Abstract: In aspects of the present application, circuitry for storing data is provided including a static random access memory (SRAM) circuit operable to store data in an array of SRAM cell circuits arranged in rows and columns, each SRAM cell coupled to a pair of complementary bit lines disposed along the columns of SRAM cells circuits, and one or more precharge circuits in the SRAM memory circuit coupled to one or more pairs of the complementary bit lines and operable to charge the pairs of complementary bit lines to a precharge voltage, responsive to a precharge control signal. The precharge control signal within the SRAM circuit is operable to cause coupling transistors within the SRAM circuit to couple a pair of complementary bit lines to the precharge voltage responsive to mode signals output from a memory controller circuit external to the SRAM circuit, indicating a bitline precharge is to be performed.

    Abstract translation: 在本申请的各方面中,提供了用于存储数据的电路,其中包括静态随机存取存储器(SRAM)电路,其可操作以将数据存储在以行和列布置的SRAM单元电路阵列中,每个SRAM单元耦合到一对互补位 沿着SRAM单元电路的列布置的线以及SRAM存储器电路中的一个或多个预充电电路,其耦合到一对或多对互补位线,并且可操作用于对互补位线对充电至预充电电压, 预充电控制信号。 SRAM电路内的预充电控制信号可操作以使SRAM电路内的耦合晶体管响应于从SRAM电路外部的存储器控​​制器电路输出的模式信号将一对互补位线耦合到预充电电压,指示位线预充电 将被执行。

    Fail-safe switch for multidomain systems

    公开(公告)号:US11863180B2

    公开(公告)日:2024-01-02

    申请号:US17733714

    申请日:2022-04-29

    CPC classification number: H03K19/018521 H03M1/12

    Abstract: In described examples, a circuit includes a switch. The switch includes first transistors and second transistors. A voltage generation circuit is coupled to the switch. A level shifter is coupled to the voltage generation circuit and is configured to receive a control signal. A logic unit is coupled to the level shifter and the voltage generation circuit. The logic unit is configured to generate a secondary signal. The first transistors are configured to receive the control signal, and the second transistors are configured to receive the secondary signal.

    Methods of testing multiple dies
    19.
    发明授权

    公开(公告)号:US11320478B2

    公开(公告)日:2022-05-03

    申请号:US16901966

    申请日:2020-06-15

    Abstract: In a method of testing a semiconductor wafer, a probe tip contacts a pad in a scribe line space between facing sides of first and second dies. The probe tip is electrically coupled to an automated test equipment (ATE). The second die is spaced apart from the first die. The scribe line space includes an interconnect extending along at least an entire length of the facing sides of the first and second dies. The pad is electrically coupled through the interconnect to at least one of the first or second dies. With the ATE, circuitry is tested in at least one of the first or second dies. The pad is electrically coupled through the interconnect to the circuitry.

Patent Agency Ranking