METHOD AND SYSTEM FOR CORRECTION OF OPTICAL PROXIMITY EFFECT

    公开(公告)号:US20190212643A1

    公开(公告)日:2019-07-11

    申请号:US16305308

    申请日:2017-05-26

    Inventor: Jinyin WAN

    Abstract: A method for correction of an optical proximity effect, comprising: parsing and dividing the periphery of a design pattern to obtain segments to process; for a segment having a corner comprising a segment side (101) and an adjacent side (102) forming a corner relation with the segment side, setting a target point according to the following principle: when the length of the adjacent side (102) is greater than a preset length, the target point is set at the location of the outer end point (104) of the segment side; when the length of the adjacent side (102) is less than or equal to the preset length, the target point is set between the vertex (103) of the corner and the outer end point (104) of the segment side, and the less the length of the adjacent side (102), the further the target point from the location of the outer end point (104); and adjusting, according to a simulation difference of the target point, the design pattern until it conforms to a design target.

    MEMS microphone
    212.
    发明授权

    公开(公告)号:US10349185B2

    公开(公告)日:2019-07-09

    申请号:US15573235

    申请日:2016-05-05

    Inventor: Yonggang Hu

    Abstract: An MEMS microphone comprises a substrate (100), a support portion (200), a superimposed layer (600), an upper plate (300) and a lower plate (400). The substrate (100) is provided with an opening (120) penetrating the middle thereof; the lower plate (400) is arranged above and spanning the substrate (100); the support portion (200) is fixed on the lower plate (400); the upper plate (300) is attached on the support portion (200); an accommodation cavity (500) is formed from the support portion (200), the upper plate (300) and the lower plate (400); the superimposed layer (600) is attached on an central region of the upper plate (300) or the lower plate (400), and insulation is achieved between the upper plate (300) and a lower plate (400).

    Trench gate structure and manufacturing method therefor

    公开(公告)号:US10347730B2

    公开(公告)日:2019-07-09

    申请号:US16064550

    申请日:2017-04-27

    Inventor: Zheng Bian

    Abstract: A trench gate structure and a manufacturing method therefor. The trench structure comprises a substrate (10), a trench on the surface of the substrate (10), an insulating spacer (20) on the substrate (10), a gate oxide layer (41) on the inner surface of the trench, and a polysilicon gate (40) on the gate oxide layer (41). The insulating spacer (20) abuts against the trench by means of a slope structure (21) of the insulating spacer; the polysilicon gate (40) extends onto the insulating spacer (20) along the slope structure (21) in the trench; the insulating spacer (20) comprises a polysilicon gate pull-up area (22) that is concave downwards with respect to other parts of the insulating spacer (20); the polysilicon gate (40) extending out of the trench is rested on the polysilicon gate pull-up area (22).

    TRENCH GATE LEAD-OUT STRUCTURE AND MANUFACTURING METHOD THEREFOR

    公开(公告)号:US20190027564A1

    公开(公告)日:2019-01-24

    申请号:US16064522

    申请日:2017-05-26

    Inventor: Zheng BIAN

    Abstract: A trench gate lead-out structure comprises a substrate (10), a trench formed in the surface of the substrate (10) and a first dielectric layer (22) on the substrate (10), and also comprises a polysilicon gate (31) at the inner surface of the trench. The trench is partially filled by the polysilicon gate (31), so that a recess exists in the trench above the polysilicon gate (31). A second dielectric layer (41) is filled in the recess. The trench gate lead-out structure also comprises a metal plug (50). The metal plug (50) downwards penetrates through the first dielectric layer (22) and then is inserted between the second dielectric layer (41) and the polysilicon gate (31), and accordingly is connected to the polysilicon gate (31).

    POWER ON RESET CIRCUIT
    217.
    发明申请

    公开(公告)号:US20180375512A1

    公开(公告)日:2018-12-27

    申请号:US15731768

    申请日:2015-09-17

    Inventor: Yun GAO

    CPC classification number: H03K17/223 G05F3/24 G06F1/24 H03K17/22 H03K17/687

    Abstract: A power on reset circuit, comprising: a threshold level control circuit (120) configured to set threshold level values of power on reset and power off reset; a capacitor charge and discharge circuit (130) configured to output a power on reset signal according to the threshold level values set by the threshold level control circuit; and a current bias circuit (110) configured to provide a reference current not varying with a power supply to the threshold level control circuit (120) and the capacitor charge and discharge circuit (130), comprising: a first reference current output terminal connected to the threshold level control circuit (120); a second reference current output terminal connected to the capacitor charge and discharge circuit (130); and a third reference current output terminal connected to the capacitor charge and discharge circuit (130).

    DIELECTRIC CAPACITOR
    219.
    发明申请

    公开(公告)号:US20180358390A1

    公开(公告)日:2018-12-13

    申请号:US15766428

    申请日:2016-08-24

    Abstract: A dielectric capacitor includes: a bottom silicon layer (102); a buried oxide layer (104) formed on a surface of the bottom silicon layer (102); a top silicon layer (106) formed on a surface of the buried oxide layer (104); an interlayer dielectric layer (108) formed on a surface of the top silicon layer (106); a lower plate (110), an insulation layer (112), and an upper plate (114) sequentially formed on the interlayer dielectric layer (108) and forming the main portion of the dielectric capacitor; a shallow trench isolation structure (116) formed on the top silicon layer (106) and configured to isolate an active region; and a deep trench isolation structure (118) formed below the lower plate (110) and passing through the top silicon layer (106) to be connected to the buried oxide layer (104).

    LATERALLY DIFFUSED METAL-OXIDE SEMICONDUCTOR FIELD-EFFECT TRANSISTOR

    公开(公告)号:US20180286976A1

    公开(公告)日:2018-10-04

    申请号:US15766082

    申请日:2016-08-18

    Abstract: A laterally diffused metal-oxide semiconductor field-effect transistor, comprising a substrate, a first conductivity type well region, a second conductivity type well region, a drain electrode in the first conductivity type well region, a source electrode and a body region in the second conductivity type well region, and a gate electrode arranged across surfaces of the first conductivity type well region and the second conductivity type well region, and also comprising a floating layer ring arranged on the top of the first conductivity type well region and located between the gate electrode and the drain electrode and a plurality of groove polysilicon electrodes running through the floating layer ring and stretching into the first conductivity type well region.

Patent Agency Ranking