Abstract:
A method for manufacturing a semiconductor device that includes providing a substrate, providing a dielectric layer over the substrate, depositing a layer of anti-reflective coating over the dielectric layer, providing a layer of photoresist over the layer of anti-reflective coating, patterning and defining the photoresist layer to provide a plurality of photoresist structures, wherein at least two adjacent photoresist structures provide a first distance, anisotropically etching the layer of anti-reflective coating unmasked by the photoresist structures to remove only a portion of the anti-reflective coating layer, etching the anti-reflective coating to completely remove the layer of anti-reflective coating unmasked by the photoresist structures, and etching the dielectric layer to form at least one trench between the at least two adjacent photoresist structures, wherein the first distance is substantially equal to a second distance defining an opening at the top of the trench.
Abstract:
A method of forming capacitor dielectric structure, comprising steps of providing a semiconductor substrate having at least a predetermined capacitor structure, using silicon nitride deposition to form a SiN layer on the predetermined capacitor structure, using a reoxidation process to grow an oxide layer on the SiN layer, and using a nitridation process to form a nitridation layer on the oxide layer.
Abstract:
The present invention provides a metal contact of SiGe combined with cobalt silicide and cobalt. The contact resistance is greatly lowered due to both the low Schottky Barrier Height of SiGe and the low sheet resistance of cobalt silicide. The cobalt layer can serve as a glue layer and diffusion barrier layer. Thus, no additional glue layer or diffusion barrier layer needs to be formed. Moreover, the metal contact of the present invention can be integrated with a DRAM by a hybrid contact method. Implantation contact is used in pFET regions and diffusion contact is used in nFET regions. This can reduce mask steps and production costs.
Abstract:
A dry cleaning method for use in semiconductor fabrication, including the following steps. An etched metallization structure is provided and placed in a processing chamber. The etched metallization structure is cleaned by introducing a fluorine containing gas/oxygen containing gas mixture into the processing chamber proximate the etched metallization structure without the use of a downstream microwave while applying a magnetic field proximate the etched metallization structure and maintaining a pressure of less than about 50 millitorr within the processing chamber for a predetermined time.
Abstract:
An apparatus and a method for preventing a wafer mapping system of an SMIF system from being polluted by a corrosive gas remaining on wafers according to the present invention are disclosed. The wafer mapping system includes a plurality of mirrors and sensors used to detect the positions of the wafers. The apparatus of the prevent invention comprises a pipe having a plurality of holes thereon and a purge gas flowing inside the pipe, and is characterized in that the purge gas is emitted out from the plurality of holes toward the mirrors of the wafer mapping system, thereby preventing the mirrors from being polluted by the corrosive gas remaining on the wafers. The method of the prevent invention is characterized by emitting a purge gas from a pipe toward the mirrors of the wafer mapping system, thereby preventing the mirrors from being polluted by the corrosive gas remaining on the wafers.
Abstract:
The invention provides an apparatus for identifying state dependent defect related leakage currents in a tested circuit with a defect. The apparatus comprises a test system providing an input signal and an operating voltage, and a reference circuit the same as the tested circuit but without the defect receiving the input signal and the operating voltage, and operating at a first operating current, wherein, the tested circuit also receives the input signal and the operating voltage, and operates at a second operating current, and the test system senses a difference of the first and second operating current.
Abstract:
The present invention discloses structure and manufacturing method of binary nitride-oxide (NO) dielectric node for deep trench based DRAM devices. In the present invention, a thin strained SiGe layer is deposited prior to poly deposition to modulate the chemical potential unbalance caused by work-function (WF) differences between buried plate and poly. The thin strained SiGe layer will lower the differences by its lower band-gap characteristics at the same doping level, thereby balancing the chemical potential despite of a different doping. The modulation of the chemical potential can be achieved by a proper control of a stochimetric x value. The optimized chemical potential will assure the reliability and robustness of the dielectric node, especially the binary NO dielectric node by suppressing asymmetric charging trapping and charge injection nature.
Abstract:
A polishing tool used for a CMP process is disclosed. The polishing tool includes a polishing platen for holding a wafer faced-up thereon and carrying the wafer to move to and fro between a first position and a second position, a polishing pad for polishing the wafer, and a holder for holding the polishing pad to self-rotate and carrying the polishing pad to move across the wafer surface and further driving the polishing pad to polish the wafer.
Abstract:
A photonic integrated circuit structure includes a substrate, a waveguide structure and a spot size converter. The waveguide structure is disposed over a surface of the substrate and has a receiving end. The spot size converter includes a concave mirror and a curved mirror. The concave mirror and the curved mirror are opposite to each other and have a common focus. The concave mirror is arranged to reflect a parallel beam from a transmitting end such that a first reflected beam is able to converge at the common focus, and the curved mirror is arranged to reflect the first reflected beam such that a second reflected beam is directed parallel to the receiving end of the waveguide structure.
Abstract:
A trench capacitor includes an electrode having a first conductive area formed in a trench provided in a substrate, and a second conductive area extending from a bottom of the trench, the second conductive area being electrically coupled to the first conductive area and spaced apart from the first conductive area; a storage node having a first conductive extension extending into a first dielectric space provided between the first conductive area and the second conductive area of the electrode, and a second conductive extension extending into a second dielectric space provided within the second conductive area of the electrode; and a dielectric layer electrically insulating the electrode from the storage node.