-
公开(公告)号:US11482666B2
公开(公告)日:2022-10-25
申请号:US17023382
申请日:2020-09-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hsin-Jung Liu , Chau-Chung Hou , Ang Chan , Kun-Ju Li , Wen-Chin Lin
Abstract: A semiconductor substrate is provided. The semiconductor substrate has thereon a first dielectric layer, at least one conductive pattern disposed in the first dielectric layer, and a second dielectric layer covering the first dielectric layer and the at least one conductive pattern. A via opening is formed in the second dielectric layer. The via opening exposes a portion of the at least one conductive pattern. A polish stop layer is conformally deposited on the second dielectric layer and within the via opening. A barrier layer is conformally deposited on the polish stop layer. A tungsten layer is conformally deposited on the barrier layer. The tungsten layer and the barrier layer are polished until the polish stop layer on the second dielectric layer is exposed, thereby forming a via plug in the via opening. A bottom electrode layer is conformally deposited on the second dielectric layer and the via plug.
-
公开(公告)号:US20220085284A1
公开(公告)日:2022-03-17
申请号:US17023382
申请日:2020-09-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hsin-Jung Liu , Chau-Chung Hou , Ang Chan , Kun-Ju Li , Wen-Chin Lin
Abstract: A semiconductor substrate is provided. The semiconductor substrate has thereon a first dielectric layer, at least one conductive pattern disposed in the first dielectric layer, and a second dielectric layer covering the first dielectric layer and the at least one conductive pattern. A via opening is formed in the second dielectric layer. The via opening exposes a portion of the at least one conductive pattern. A polish stop layer is conformally deposited on the second dielectric layer and within the via opening. A barrier layer is conformally deposited on the polish stop layer. A tungsten layer is conformally deposited on the barrier layer. The tungsten layer and the barrier layer are polished until the polish stop layer on the second dielectric layer is exposed, thereby forming a via plug in the via opening. A bottom electrode layer is conformally deposited on the second dielectric layer and the via plug.
-
公开(公告)号:US20210273076A1
公开(公告)日:2021-09-02
申请号:US16802564
申请日:2020-02-27
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yang-Ju Lu , Chun-Yi Wang , Fu-Shou Tsai , Yong-Yi Lin , Ching-Yang Chuang , Wen-Chin Lin , Hsin-Kuo Hsu
IPC: H01L29/66 , H01L21/3105 , H01L21/02
Abstract: A method of forming a gate includes the following steps. A gate structure is formed on a substrate. An etch stop layer is formed on the gate structure and the substrate. A dielectric layer is formed to cover the etch stop layer. The dielectric layer is planarized to form a planarized top surface of the dielectric layer and expose a portion of the etch stop layer on the gate structure. An oxygen containing treatment is performed to form an oxygen containing layer on the exposed etch stop layer. A deposition process is performed to form an oxide layer covering the planarized top surface of the dielectric layer and the oxygen containing layer.
-
公开(公告)号:US10923481B2
公开(公告)日:2021-02-16
申请号:US16151323
申请日:2018-10-03
Inventor: Yu-Ting Li , Jen-Chieh Lin , Wen-Chin Lin , Po-Cheng Huang , Fu-Shou Tsai
IPC: H01L27/10 , H01L27/108 , H01L27/06 , H01L21/8234
Abstract: A semiconductor IC structure includes a substrate including at least a memory cell region and a peripheral region defined thereon, a plurality of memory cells formed in the memory cell region, at least an active device formed in the peripheral region, a plurality of contact plugs formed in the memory cell region, and at least a bit line formed in the memory cell region. The contact plugs are physically and electrically connected to the bit line. More important, bottom surfaces of the contact plugs are lower a surface of the substrate.
-
公开(公告)号:US10262869B2
公开(公告)日:2019-04-16
申请号:US15904405
申请日:2018-02-25
Inventor: Jen-Chieh Lin , Lee-Yuan Chen , Wen-Chin Lin , Chi-Lune Huang , Pi-Hung Chuang , Tai-Lin Chen , Sun-Hong Chen
IPC: H01L21/3105 , H01L21/308 , H01L21/768 , H01L21/321
Abstract: A planarization method includes providing a substrate having a semiconductor structure formed thereon. A dielectric layer is formed on the substrate, and a mask layer is formed on the dielectric layer. A first chemical mechanical polishing process is performed to remove a portion of the mask layer thereby forming an opening directly over the semiconductor structure and exposing the dielectric layer. A first etching process is performed to anisotropically remove a portion of the dielectric layer from the opening. The mask layer is then removed and a second chemical mechanical polishing process is then performed.
-
公开(公告)号:US09673053B2
公开(公告)日:2017-06-06
申请号:US14549529
申请日:2014-11-20
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Rung-Yuan Lee , Yu-Ting Li , Jing-Yin Jhang , Chen-Yi Weng , Jia-Feng Fang , Yi-Wei Chen , Wei-Jen Wu , Po-Cheng Huang , Fu-Shou Tsai , Kun-Ju Li , Wen-Chin Lin , Chih-Chien Liu , Chih-Hsun Lin , Chun-Yuan Wu
IPC: H01L21/306 , H01L21/28
CPC classification number: H01L21/30625 , H01L21/28123 , H01L21/32115 , H01L21/3212
Abstract: A method for fabricating semiconductor device is disclosed. The method includes the steps of: providing a substrate; forming a first material layer on the substrate; forming a stop layer on the first material layer; forming a second material layer on the stop layer; and performing a planarizing process to remove the second material layer, the stop layer, and part of the first material layer for forming a gate layer.
-
公开(公告)号:US20160013100A1
公开(公告)日:2016-01-14
申请号:US14461433
申请日:2014-08-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kun-Ju Li , Po-Cheng Huang , Chih-Chien Liu , Yu-Ting Li , Jen-Chieh Lin , Chang-Hung Kung , Wen-Chin Lin , Chih-Hsun Lin , Kuo-Chin Hung
IPC: H01L21/768 , H01L23/48
CPC classification number: H01L21/76843 , H01L21/32136 , H01L21/3215 , H01L21/76859 , H01L21/76865 , H01L21/76874 , H01L21/76879 , H01L29/41791 , H01L29/66545 , H01L29/6656 , H01L29/66795
Abstract: A via structure and a method of forming the same are provided. In the forming method of the present invention, a via is formed in a dielectric layer. Next, a U-shaped seed layer is formed in the via. After that, a conductive material is selectively formed in the via to form a conductive bulk layer in the via. Through the present invention, the purposes of effectively removing the overhang adjacent to the opening of the via and protecting the U-shaped seed layer in the via can be achieved.
Abstract translation: 提供通孔结构及其形成方法。 在本发明的形成方法中,在电介质层中形成通孔。 接下来,在通孔中形成U形种子层。 之后,在通路中选择性地形成导电材料,以在通孔中形成导电体层。 通过本发明,可以实现有效地去除邻近通孔开口的突出端并保护通孔中的U形种子层的目的。
-
-
-
-
-
-