-
公开(公告)号:US20220246522A1
公开(公告)日:2022-08-04
申请号:US17723116
申请日:2022-04-18
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yi-Bo Liao , Wei Ju LEE , Cheng-Ting CHUNG , Hou-Yu CHEN , Chun-Fu CHENG , Kuan-Lun CHENG
IPC: H01L23/522 , H01L29/66 , H01L21/8234 , H01L29/78
Abstract: The present disclosure describes a semiconductor structure and a method for forming the same. The semiconductor structure can include a substrate, a first vertical structure and a second vertical structure formed over the substrate, and a conductive rail structure between the first and second vertical structures. A top surface of the conductive rail structure can be substantially coplanar with top surfaces of the first and the second vertical structures.
-
公开(公告)号:US20220140103A1
公开(公告)日:2022-05-05
申请号:US17576854
申请日:2022-01-14
Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
Inventor: Kuo-Cheng CHING , Kai-Chieh YANG , Ching-Wei TSAI , Kuan-Lun CHENG , Chih-Hao WANG
Abstract: Aspects of the disclosure provide a method for forming a fin field effect transistor (FinFET) incorporating a fin top hardmask on top of a channel region of a fin. Because of the presence of the fin top hardmask, a gate height of the FinFET can be reduced without affecting proper operations of vertical gate channels on sidewalls of the fin. Consequently, parasitic capacitance between a gate stack and source/drain contacts of the FinFET can be reduced by lowering the gate height of the FinFET.
-
公开(公告)号:US20220037191A1
公开(公告)日:2022-02-03
申请号:US16944018
申请日:2020-07-30
Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
Inventor: Lin-Yu HUANG , Li-Zhen YU , Chia-Hao CHANG , Cheng-Chi CHUANG , Kuan-Lun CHENG , Chih-Hao WANG
IPC: H01L21/768 , H01L23/528
Abstract: A semiconductor device structure, along with methods of forming such, are described. The semiconductor device structure includes a device, a first conductive structure disposed over the device, and the first conductive structure includes a first sidewall having a first portion and a second portion. The semiconductor device structure further includes a first spacer layer disposed on the first portion, a second conductive structure disposed adjacent the first conductive structure, and the second conductive structure includes a second sidewall having a third portion and a fourth portion. The semiconductor device structure further includes a second spacer layer disposed on the third portion, and an air gap is formed between the first conductive structure and the second conductive structure. The second portion, the first spacer layer, the fourth portion, and the second spacer layer are exposed to the air gap.
-
公开(公告)号:US20220028780A1
公开(公告)日:2022-01-27
申请号:US16935135
申请日:2020-07-21
Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
Inventor: Lin-Yu HUANG , Li-Zhen YU , Chia-Hao CHANG , Cheng-Chi CHUANG , Kuan-Lun CHENG , Chih-Hao WANG
IPC: H01L23/522 , H01L23/532 , H01L21/768
Abstract: A semiconductor device structure, along with methods of forming such, are described. The semiconductor device structure includes a device, a first dielectric material disposed over the device, and an opening is formed in the first dielectric material. The semiconductor device structure further includes a conductive structure disposed in the opening, and the conductive structure includes a first sidewall. The semiconductor device structure further includes a surrounding structure disposed in the opening, and the surrounding structure surrounds the first sidewall of the conductive structure. The surrounding structure includes a first spacer layer and a second spacer layer adjacent the first spacer layer. The first spacer layer is separated from the second spacer layer by an air gap.
-
公开(公告)号:US20210265485A1
公开(公告)日:2021-08-26
申请号:US17314763
申请日:2021-05-07
Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
Inventor: Kuo-Cheng CHING , Shi-Ning JU , Kuan-Ting PAN , Kuan-Lun CHENG , Chih-Hao WANG
IPC: H01L29/66 , H01L27/11 , H01L27/092 , H01L29/06 , H01L21/8238
Abstract: A semiconductor device includes a substrate, a first dielectric fin, a semiconductor fin, a metal gate structure, an epitaxy structure, and a contact etch stop layer. The first dielectric fin is disposed over the substrate. The semiconductor fin is disposed over the substrate, in which along a lengthwise direction of the first dielectric fin and the semiconductor fin, the first dielectric fin is in contact with a first sidewall of the semiconductor fin. The metal gate structure crosses the first dielectric fin and the semiconductor fin. The epitaxy structure is over and in contact with the semiconductor fin. The contact etch stop layer is over and in contact with first dielectric fin.
-
公开(公告)号:US20210134795A1
公开(公告)日:2021-05-06
申请号:US16871740
申请日:2020-05-11
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shi-Ning JU , Kuo-Cheng CHIANG , Kuan-Lun CHENG , Chih-Hao WANG
IPC: H01L27/088 , H01L29/423 , H01L29/786 , H01L29/78 , H01L29/08 , H01L29/66 , H01L21/762 , H01L21/8234
Abstract: A semiconductor device structure and a method for forming a semiconductor device structure are provided. The semiconductor device structure includes a semiconductor fin over a substrate and multiple semiconductor nanostructures suspended over the semiconductor fin. The semiconductor device structure also includes a gate stack extending across the semiconductor fin, and the gate stack wraps around each of the semiconductor nanostructures. The semiconductor device structure further includes a first epitaxial structure and a second epitaxial structure sandwiching the semiconductor nanostructures. Each of the first epitaxial structure and the second epitaxial structure extends exceeding a top surface of the semiconductor fin. In addition, the semiconductor device structure includes an isolation structure between the semiconductor fin and the gate stack. The isolation structure further extends exceeding opposite sidewalls of the first epitaxial structure.
-
公开(公告)号:US20200343377A1
公开(公告)日:2020-10-29
申请号:US16683559
申请日:2019-11-14
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Kuo-Cheng CHIANG , Shi-Ning JU , Ching-Wei TSAI , Kuan-Lun CHENG , Chih-Hao WANG
IPC: H01L29/78 , H01L21/8238 , H01L29/423 , H01L29/66 , H01L27/092
Abstract: A semiconductor device structure is provided. The semiconductor device structure includes a fin structure over a substrate, a first dielectric layer adjacent to the fin structure, and a second dielectric layer covering a sidewall of the first dielectric layer. The first dielectric layer has a different etching selectivity than the second dielectric layer. A bottom portion of the second dielectric layer is lower than a bottom surface of the first dielectric layer. The semiconductor device structure also includes a source/drain feature over the fin structure and covering a sidewall of the second dielectric layer, nanostructures over the fin structure, and a gate stack wrapping around the nanostructures
-
公开(公告)号:US20200343376A1
公开(公告)日:2020-10-29
申请号:US16395731
申请日:2019-04-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Kuo-Cheng CHIANG , Shi-Ning JU , Ching-Wei TSAI , Kuan-Lun CHENG , Chih-Hao WANG
IPC: H01L29/78 , H01L29/66 , H01L29/423 , H01L27/092 , H01L21/8238
Abstract: A semiconductor device structure is provided. The semiconductor device structure includes a substrate and a dielectric fin structure over the substrate. The semiconductor device structure also includes a semiconductor fin structure adjacent to the dielectric fin structure. The semiconductor device structure also includes a metal gate stack across the dielectric fin structure and the semiconductor fin structure. The semiconductor device structure also includes a source/drain feature over the semiconductor fin structure. The semiconductor device structure also includes a source/drain spacer interposed between the source/drain feature and the dielectric fin structure.
-
公开(公告)号:US20200259014A1
公开(公告)日:2020-08-13
申请号:US16859779
申请日:2020-04-27
Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
Inventor: Kuo-Cheng CHING , Kuan-Ting PAN , Kuan-Lun CHENG , Chih-Hao WANG
IPC: H01L29/78 , H01L21/8234 , H01L29/66 , H01L29/16 , H01L27/088
Abstract: A method includes forming a first semiconductor layer over a substrate. A second semiconductor layer is formed over the first semiconductor layer. The first semiconductor layer and the second semiconductor layer are etched to form a fin structure that extends from the substrate. The fin structure has a remaining portion of first semiconductor layer and a remaining portion of the second semiconductor layer atop the remaining portion of the first semiconductor layer. A capping layer is formed to wrap around three sides of the fin structure. At least a portion of the capping layer and at least a portion of the remaining portion of the second semiconductor layer in the fin structure are oxidized to form an oxide layer wrapping around three sides of the fin structure.
-
公开(公告)号:US20200083340A1
公开(公告)日:2020-03-12
申请号:US16683486
申请日:2019-11-14
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Wei-Hao WU , Zhi-Chang LIN , Ting-Hung HSU , Kuan-Lun CHENG
IPC: H01L29/423 , H01L27/088 , H01L29/08 , H01L27/12 , H01L27/06 , H01L21/822 , H01L29/775 , H01L29/66 , H01L29/06 , H01L21/8234 , H01L21/8238 , H01L21/762 , B82Y10/00 , H01L27/092 , H01L29/786
Abstract: A semiconductor device includes a first device formed over a substrate. The first device includes a first gate stack encircling a first nanostructure, and the first device is a logic circuit device. The semiconductor device includes a second device formed over the first device. The second device includes a second gate stack encircling a second nanostructure, and the second device is a static random access memory (SRAM).
-
-
-
-
-
-
-
-
-