-
公开(公告)号:US20150041969A1
公开(公告)日:2015-02-12
申请号:US14074148
申请日:2013-11-07
Applicant: Siliconware Precision Industries Co., Ltd.
Inventor: Hong-Da Chang , Yi-Che Lai , Chi-Hsin Chiu , Shih-Kuang Chiu
CPC classification number: H01L21/4857 , H01L21/561 , H01L21/568 , H01L23/3128 , H01L23/5383 , H01L24/97 , H01L25/0655 , H01L2224/16225 , H01L2224/32145 , H01L2224/32225 , H01L2224/73204 , H01L2224/73253 , H01L2224/81005 , H01L2224/83005 , H01L2224/92125 , H01L2224/97 , H01L2924/15311 , H01L2924/351 , H01L2224/83 , H01L2224/81 , H01L2924/00
Abstract: A fabrication method of a semiconductor package is disclosed, which includes the steps of: providing a semiconductor structure having a carrier, a circuit portion formed on the carrier and a plurality of semiconductor elements disposed on the circuit portion; disposing a lamination member on the semiconductor elements; forming an insulating layer on the circuit portion for encapsulating the semiconductor elements; and removing the carrier. The lamination member increases the strength between adjacent semiconductor elements so as to overcome the conventional cracking problem caused by a CTE mismatch between the semiconductor elements and the insulating layer when the carrier is removed.
Abstract translation: 公开了一种半导体封装的制造方法,其包括以下步骤:提供具有载体的半导体结构,形成在载体上的电路部分和设置在电路部分上的多个半导体元件; 在所述半导体元件上设置层压部件; 在用于封装半导体元件的电路部分上形成绝缘层; 并移除载体。 层叠构件增加相邻半导体元件之间的强度,以克服当移除载体时由半导体元件和绝缘层之间的CTE失配引起的常规裂纹问题。
-
52.
公开(公告)号:US20150035164A1
公开(公告)日:2015-02-05
申请号:US14012447
申请日:2013-08-28
Applicant: Siliconware Precision Industries Co., Ltd.
Inventor: Guang-Hwa Ma , Shih-Kuang Chiu , Shih-Ching Chen , Chun-Chi Ke , Chang-Lun Lu , Chun-Hung Lu , Hsien-Wen Chen , Chun-Tang Lin , Yi-Che Lai , Chi-Hsin Chiu , Wen-Tsung Tseng , Tsung-Te Yuan , Lu-Yi Chen , Mao-Hua Yeh
IPC: H01L23/538 , H01L23/00
CPC classification number: H01L24/96 , H01L21/568 , H01L21/6835 , H01L23/3135 , H01L23/5389 , H01L24/19 , H01L24/20 , H01L24/24 , H01L24/82 , H01L2221/68359 , H01L2221/68372 , H01L2221/68377 , H01L2224/0401 , H01L2224/04105 , H01L2224/12105 , H01L2224/24137 , H01L2224/82005 , H01L2224/82007 , H01L2924/12042 , H01L2924/18162 , H01L2924/351 , H01L2924/3511 , H01L2924/00
Abstract: The present invention provides a semiconductor package and a method of fabricating the same, including: placing in a groove of a carrier a semiconductor element having opposing active and non-active surfaces, and side surfaces abutting the active surface and the non-active surface; applying an adhesive material in the groove and around a periphery of the side surfaces of the semiconductor element; forming a dielectric layer on the adhesive material and the active surface of the semiconductor element; forming on the dielectric layer a circuit layer electrically connected to the semiconductor element; and removing a first portion of the carrier below the groove to keep a second portion of the carrier on a side wall of the groove intact for the second portion to function as a supporting member. The present invention does not require formation of a silicon interposer, and therefore the overall cost of a final product is much reduced.
Abstract translation: 本发明提供一种半导体封装及其制造方法,包括:将具有相对的有源和非有源表面的半导体元件和邻接有源表面和非有效表面的侧表面放置在载体的沟槽中; 在所述凹槽中并且围绕所述半导体元件的侧表面的周边施加粘合剂材料; 在所述粘合剂材料和所述半导体元件的有源表面上形成介电层; 在所述电介质层上形成电连接到所述半导体元件的电路层; 以及在所述凹槽下方移除所述载体的第一部分,以将所述载体的第二部分保持在所述凹槽的侧壁上,以使所述第二部分用作支撑构件。 本发明不需要形成硅插入件,因此最终产品的总成本大大降低。
-
53.
公开(公告)号:US20150014864A1
公开(公告)日:2015-01-15
申请号:US14074208
申请日:2013-11-07
Applicant: Siliconware Precision Industries Co., Ltd.
Inventor: Wan-Ting Chen , Chun-Tang Lin , Yi-Che Lai
CPC classification number: H01L24/97 , H01L21/561 , H01L23/3128 , H01L23/3135 , H01L24/16 , H01L2224/16235 , H01L2224/97 , H01L2924/15311 , H01L2924/18161 , H01L2924/351 , H01L2224/81 , H01L2924/00
Abstract: The present invention provides a semiconductor package and a method of fabricating the same. The semiconductor package includes a substrate, a package unit mounted on and electrically connected to the substrate, and a second encapsulant formed on the substrate and encapsulating the package unit. The package unit includes an interposer, a semiconductor chip mounted on the interposer in a flip-chip manner, and a first encapsulant formed on the interposer and encapsulating the semiconductor chip. The present invention reduces the fabricating time and increases the yield of the final product.
Abstract translation: 本发明提供一种半导体封装及其制造方法。 半导体封装包括衬底,安装在衬底上并电连接到衬底的封装单元,以及形成在衬底上并封装封装单元的第二密封剂。 封装单元包括插入器,以倒装芯片方式安装在插入器上的半导体芯片,以及形成在插入器上并封装半导体芯片的第一密封剂。 本发明减少了制造时间并提高了最终产品的产率。
-
公开(公告)号:US20140084484A1
公开(公告)日:2014-03-27
申请号:US13922828
申请日:2013-06-20
Applicant: Siliconware Precision Industries Co., Ltd.
Inventor: Mu-Hsuan Chan , Wan-Ting Chen , Chun-Tang Lin , Yi-Che Lai
IPC: H01L23/00
CPC classification number: H01L23/562 , H01L21/563 , H01L21/565 , H01L23/3114 , H01L24/97 , H01L2224/16225 , H01L2924/351 , H01L2924/00
Abstract: A semiconductor package is provided, which includes: a carrier; at least an interposer disposed on the carrier; an encapsulant formed on the carrier for encapsulating the interposer while exposing a top surface of the interposer; a redistribution layer formed on the encapsulant and the top surface of the interposer; and at least a semiconductor element disposed on the redistribution layer. The top surface of the interposer is flush with a surface of the encapsulant so as for the redistribution layer to have a planar surface for disposing the semiconductor element, thereby preventing warpage of the interposer and improving the reliability of electrical connection between the redistribution layer and the semiconductor element.
Abstract translation: 提供一种半导体封装,其包括:载体; 至少设置在所述载体上的插入件; 形成在所述载体上的密封剂,用于在暴露所述插入件的顶表面的同时封装所述插入件; 在所述密封剂和所述插入件的顶表面上形成的再分布层; 以及设置在再分布层上的至少一个半导体元件。 插入器的顶表面与密封剂的表面齐平,以使再分布层具有用于设置半导体元件的平坦表面,从而防止插入件的翘曲,并提高再分布层与第二层之间的电连接的可靠性 半导体元件。
-
-
-