摘要:
The present invention is applied to, for example, a liquid crystal display device having a driving circuit integrally formed on an insulating substrate, and makes it possible to effectively avoid a variation in delay time in a logical circuit using TFTs or the like by inserting dummy data (DD) into input data (D1) and forcedly switching the logical level of the input data (D1) at a predetermined timing during a quiescent period (T2) in which the input data is held at a constant logical level.
摘要:
When a data processing circuit is formed on an insulating substrate by using TFTs, it is difficult to process a data signal having a high data rate, such as digital display data, at a high speed.In a data processing circuit formed on an insulating substrate by using TFTs, a data signal having a small voltage amplitude input in series is increased in level to a data signal having a large voltage amplitude by a level shift circuit (11), the serial data signal having the large voltage amplitude is converted to parallel data signals by a serial-parallel conversion circuit (12), and then, the parallel data signals are reduced in level to data signals having a small voltage amplitude by level shift circuits (13A and 13B). Therefore, high-speed processing can be applied to digital data signals at a low power consumption.
摘要:
The present invention is a data transfer circuit applicable to a liquid crystal display apparatus with a drive circuit formed integrally, for example, on an insulation substrate, and configured such that only an inverted output of a latch result of a first latch section (41) or only a non-inverted output thereof is data-transferred to a second latch section (42) and, at least during a period of data transfer to the second latch section (42), a power supply voltage of the first latch section (41) is raised.
摘要:
The present invention is applied to e.g. a liquid crystal display apparatus based on a multi-bit memory system. In the invention, input image data (SIG) is recorded in a memory part 62 in each pixel, and the grayscale is represented by time-division driving in accordance with the input image data (SIG) recorded in this memory part 62.
摘要:
A display apparatus including: an effective pixel section having a plurality of pixel circuits arranged to form a matrix, each pixel circuit including a switching device through which pixel video data is written into the pixel circuit; a plurality of scan lines each provided for an individual one of rows of the pixel circuits arranged on the effective pixel section to control the conduction states of the switching devices; a plurality of capacitor lines each arranged for individual one of the rows connected to the pixel circuits; a plurality of signal lines each arranged for individual one of columns connected to the pixel circuits to propagate the pixel video data; a first driving circuit configured to selectively drive the scan lines and the capacitor lines; and a second driving circuit configured to drive the signal lines.
摘要:
Disclosed herein is a delay circuit for performing one of a charge and a discharge in two stages, and delaying a signal, the delay circuit including an output section configured to output a delayed signal; two power supplies; and a delay inverter; wherein the delay inverter has a first transistor and a second transistor of an identical channel type for one of a first charge and a first discharge, the first transistor and the second transistor being connected in series with each other between the output section and one power supply, and the delay inverter has a third transistor of a different channel type from the first transistor and the second transistor for one of a second charge and a second discharge, the third transistor being connected in parallel with one of the first transistor and the second transistor.
摘要:
Disclosed herein is a delay circuit for performing one of a charge and a discharge in two stages, and delaying a signal, the delay circuit including an output section configured to output a delayed signal; two power supplies; and a delay inverter; wherein the delay inverter has a first transistor and a second transistor of an identical channel type for one of a first charge and a first discharge, the first transistor and the second transistor being connected in series with each other between the output section and one power supply, and the delay inverter has a third transistor of a different channel type from the first transistor and the second transistor for one of a second charge and a second discharge, the third transistor being connected in parallel with one of the first transistor and the second transistor.
摘要:
A liquid crystal display is provided that allows miniaturization, cost lowering, thickness reduction, and saving of unnecessary spaces of the device, and enhancement of the reliability of the device. If a variable resistor is used to set the DC potential of a VCOM potential, miniaturization of a liquid crystal display is precluded since the size of the variable resistor is large. A DA converter is used instead of a conventional variable resistor as a unit for setting (adjusting) the DC potential of a VCOM potential (counter electrode voltage), and the DA converter is formed on the same glass substrate by using the same process as those of a display area part, to thereby achieve miniaturization of the liquid crystal display.
摘要:
A liquid crystal display device enabling a reduction in size and costs associated with the system as a whole, starting to display images without image distortion at power on time, and turning the screen off without image retention at power off time, a method of controlling the liquid crystal display device, and a mobile terminal incorporating the liquid crystal display device as a screen display. On a glass substrate (11) provided with a display unit (12), peripheral drive circuits such as an interface circuit (13), a timing generator (14), a reference voltage driver (15), a CS driver (18), a VCOM driver (19), and a voltage regulation circuit (20), together with a horizontal driver (16) and a vertical driver (17) are disposed. When a display reset control pulse PCI is supplied from an external source, a predetermined voltage is written into pixels while a CS voltage and a VCOM voltage adjusted to the same level as that of a pixel voltage are applied to a common-electrode-side. This allows the screen to turn white in a normally white type liquid crystal display, and to turn black in a normally black type liquid crystal display. Image distortion at power on/off time can thus be prevented.
摘要:
A display device able to amplify the same input as a power supply voltage of IC by using low temperature polysilicon having high threshold voltage and large variation and an electronic apparatus using the same, including MCK use level shifters 171-1 and 171-2 of a type where a reset operation is periodically necessary, a logic circuit 173 for using a level shift horizontal synchronization signal Hsync to input reset pulses for the MCK level shifters 171-1 and 171-2 having a period of N horizontal periods shifted in phase by M horizontal periods (note, M