Integrated circuit structures with multiple FinFETs
    3.
    发明申请
    Integrated circuit structures with multiple FinFETs 有权
    具有多个FinFET的集成电路结构

    公开(公告)号:US20080296702A1

    公开(公告)日:2008-12-04

    申请号:US11807652

    申请日:2007-05-30

    IPC分类号: H01L29/76

    摘要: A semiconductor structure includes a semiconductor substrate; and a first Fin field-effect transistor (FinFET) and a second FinFET at a surface of the semiconductor substrate. The first FinFET includes a first fin; and a first gate electrode over a top surface and sidewalls of the first fin. The second FinFET includes a second fin spaced apart from the first fin by a fin space; and a second gate electrode over a top surface and sidewalls of the second fin. The second gate electrode is electrically disconnected from the first gate electrode. The first and the second gate electrodes have a gate height greater than about one half of the fin space.

    摘要翻译: 半导体结构包括半导体衬底; 以及在半导体衬底的表面处的第一Fin场效应晶体管(FinFET)和第二FinFET。 第一个FinFET包括第一个鳍; 以及在第一鳍的顶表面和侧壁上的第一栅电极。 第二FinFET包括通过鳍片空间与第一鳍片间隔开的第二鳍片; 以及在第二鳍的顶表面和侧壁上的第二栅电极。 第二栅电极与第一栅电极电断开。 第一和第二栅电极具有大于翅片空间的约一半的栅极高度。

    Integrated circuit structures with multiple FinFETs
    4.
    发明授权
    Integrated circuit structures with multiple FinFETs 有权
    具有多个FinFET的集成电路结构

    公开(公告)号:US08174073B2

    公开(公告)日:2012-05-08

    申请号:US11807652

    申请日:2007-05-30

    IPC分类号: H01L27/12

    摘要: A semiconductor structure includes a semiconductor substrate; and a first Fin field-effect transistor (FinFET) and a second FinFET at a surface of the semiconductor substrate. The first FinFET includes a first fin; and a first gate electrode over a top surface and sidewalls of the first fin. The second FinFET includes a second fin spaced apart from the first fin by a fin space; and a second gate electrode over a top surface and sidewalls of the second fin. The second gate electrode is electrically disconnected from the first gate electrode. The first and the second gate electrodes have a gate height greater than about one half of the fin space.

    摘要翻译: 半导体结构包括半导体衬底; 以及在半导体衬底的表面处的第一Fin场效应晶体管(FinFET)和第二FinFET。 第一个FinFET包括第一个鳍; 以及在第一鳍的顶表面和侧壁上的第一栅电极。 第二FinFET包括通过鳍片空间与第一鳍片间隔开的第二鳍片; 以及在第二鳍的顶表面和侧壁上的第二栅电极。 第二栅电极与第一栅电极电断开。 第一和第二栅电极具有大于翅片空间的约一半的栅极高度。

    Method and structure for a 1T-RAM bit cell and macro
    5.
    发明授权
    Method and structure for a 1T-RAM bit cell and macro 有权
    1T-RAM位元和宏的方法和结构

    公开(公告)号:US07425740B2

    公开(公告)日:2008-09-16

    申请号:US11246318

    申请日:2005-10-07

    摘要: A one transistor (1T-RAM) bit cell and method for manufacture are provided. A metal-insulator-metal (MIM) capacitor structure and method of manufacturing it in an integrated process that includes a finFET transistor for the 1T-RAM bit cell is provided. In some embodiments, the finFET transistor and MIM capacitor are formed in a memory region and an asymmetric processing method is disclosed, which allows planar MOSFET transistors to be formed in another region of a single device. In some embodiments, the 1T-RAM cell and additional transistors may be combined to form a macro cell, multiple macro cells may form an integrated circuit. The MIM capacitors may include nanoparticles or nanostructures to increase the effective capacitance. The finFET transistors may be formed over an insulator. The MIM capacitors may be formed in interlevel insulator layers above the substrate. The process provided to manufacture the structure may advantageously use conventional photomasks.

    摘要翻译: 提供一个晶体管(1T-RAM)位单元及其制造方法。 提供了一种金属 - 绝缘体金属(MIM)电容器结构及其制造方法,其集成工艺包括用于1T-RAM位元的finFET晶体管。 在一些实施例中,finFET晶体管和MIM电容器形成在存储区域中,并且公开了一种不对称处理方法,其允许在单个器件的另一个区域中形成平面MOSFET晶体管。 在一些实施例中,可以组合1T-RAM单元和附加晶体管以形成宏小区,多个宏小区可以形成集成电路。 MIM电容器可以包括纳米颗粒或纳米结构以增加有效电容。 finFET晶体管可以形成在绝缘体上。 MIM电容器可以形成在衬底上方的层间绝缘体层中。 提供用于制造结构的方法可以有利地使用常规的光掩模。

    Method and structure for a 1T-RAM bit cell and macro
    6.
    发明申请
    Method and structure for a 1T-RAM bit cell and macro 有权
    1T-RAM位元和宏的方法和结构

    公开(公告)号:US20070080387A1

    公开(公告)日:2007-04-12

    申请号:US11246318

    申请日:2005-10-07

    IPC分类号: H01L27/108

    摘要: A one transistor (1T-RAM) bit cell and method for manufacture are provided. A metal-insulator-metal (MIM) capacitor structure and method of manufacturing it in an integrated process that includes a finFET transistor for the 1T-RAM bit cell is provided. In some embodiments, the finFET transistor and MIM capacitor are formed in a memory region and an asymmetric processing method is disclosed, which allows planar MOSFET transistors to be formed in another region of a single device. In some embodiments, the 1T-RAM cell and additional transistors may be combined to form a macro cell, multiple macro cells may form an integrated circuit. The MIM capacitors may include nanoparticles or nanostructures to increase the effective capacitance. The finFET transistors may be formed over an insulator. The MIM capacitors may be formed in interlevel insulator layers above the substrate. The process provided to manufacture the structure may advantageously use conventional photomasks.

    摘要翻译: 提供一个晶体管(1T-RAM)位单元及其制造方法。 提供了一种金属 - 绝缘体金属(MIM)电容器结构及其制造方法,其集成工艺包括用于1T-RAM位元的finFET晶体管。 在一些实施例中,finFET晶体管和MIM电容器形成在存储区域中,并且公开了一种不对称处理方法,其允许在单个器件的另一个区域中形成平面MOSFET晶体管。 在一些实施例中,可以组合1T-RAM单元和附加晶体管以形成宏小区,多个宏小区可以形成集成电路。 MIM电容器可以包括纳米颗粒或纳米结构以增加有效电容。 finFET晶体管可以形成在绝缘体上。 MIM电容器可以形成在衬底上方的层间绝缘体层中。 提供用于制造结构的方法可以有利地使用常规的光掩模。

    Multiple gate field effect transistor structure
    9.
    发明申请
    Multiple gate field effect transistor structure 有权
    多栅场效应晶体管结构

    公开(公告)号:US20060180854A1

    公开(公告)日:2006-08-17

    申请号:US11057423

    申请日:2005-02-14

    IPC分类号: H01L31/113

    摘要: A multiple gate region FET device for forming up to 6 FET devices and method for forming the same, the device including a multiple fin shaped structure comprising a semiconductor material disposed on a substrate; said multiple fin shaped structure comprising substantially parallel spaced apart sidewall portions, each of said sidewall portions comprising major inner and outer surfaces and an upper surface; wherein, each of said surfaces comprises a surface for forming an overlying field effect transistor (FET).

    摘要翻译: 一种用于形成多达6个FET器件的多栅极区域FET器件及其形成方法,该器件包括多个鳍状结构,其包括设置在衬底上的半导体材料; 所述多个鳍状结构包括基本上平行的间隔开的侧壁部分,每个所述侧壁部分包括主要内表面和外表面以及上表面; 其中,每个所述表面包括用于形成上覆场效应晶体管(FET)的表面。

    Multiple gate field effect transistor structure
    10.
    发明授权
    Multiple gate field effect transistor structure 有权
    多栅场效应晶体管结构

    公开(公告)号:US07271448B2

    公开(公告)日:2007-09-18

    申请号:US11057423

    申请日:2005-02-14

    IPC分类号: H01L29/94

    摘要: A multiple gate region FET device for forming up to 6 FET devices and method for forming the same, the device including a multiple fin shaped structure comprising a semiconductor material disposed on a substrate; said multiple fin shaped structure comprising substantially parallel spaced apart sidewall portions, each of said sidewall portions comprising major inner and outer surfaces and an upper surface; wherein, each of said surfaces comprises a surface for forming an overlying field effect transistor (FET).

    摘要翻译: 一种用于形成多达6个FET器件的多栅极区域FET器件及其形成方法,该器件包括多个鳍状结构,其包括设置在衬底上的半导体材料; 所述多个鳍状结构包括基本上平行的间隔开的侧壁部分,每个所述侧壁部分包括主要内表面和外表面以及上表面; 其中,每个所述表面包括用于形成上覆场效应晶体管(FET)的表面。