FABRICATING METHOD OF SEMICONDUCTOR DEVICE
    1.
    发明申请
    FABRICATING METHOD OF SEMICONDUCTOR DEVICE 有权
    半导体器件制造方法

    公开(公告)号:US20130171747A1

    公开(公告)日:2013-07-04

    申请号:US13769824

    申请日:2013-02-19

    IPC分类号: H01L21/66

    摘要: A fabricating method and a testing method of a semiconductor device and a mechanical integrity testing apparatus are provided. An object includes a wafer, an insulating layer, and a plurality of conductive posts is provided. A surface of the wafer has a plurality of first blind holes outside chip regions and a plurality of second blind holes inside the chip regions. The insulating layer is between the conductive posts and the walls of the first blind holes and between the conductive posts and the walls of the second blind holes. A mechanical integrity test is performed to test a binding strength between the insulating layer, the conductive posts, and the walls of the first blind holes. The conductive posts in the chip regions are electrically connected to an element after the conductive posts in the first blind holes are qualified in the mechanical integrity test.

    摘要翻译: 提供了半导体器件和机械完整性测试装置的制造方法和测试方法。 一种物体包括晶片,绝缘层和多个导电柱。 晶片的表面在芯片区域外部具有多个第一盲孔和芯片区域内的多个第二盲孔。 绝缘层位于导电柱和第一盲孔的壁之间以及导电柱和第二盲孔的壁之间。 执行机械完整性测试以测试绝缘层,导电柱和第一盲孔的壁之间的结合强度。 在机械完整性测试中,在第一盲孔中的导电柱被限定之后,芯片区域中的导电柱电连接到元件。

    Fabricating method of semiconductor device
    3.
    发明授权
    Fabricating method of semiconductor device 有权
    半导体器件的制造方法

    公开(公告)号:US08673658B2

    公开(公告)日:2014-03-18

    申请号:US13769824

    申请日:2013-02-19

    IPC分类号: H01L21/12

    摘要: A fabricating method and a testing method of a semiconductor device and a mechanical integrity testing apparatus are provided. An object includes a wafer, an insulating layer, and a plurality of conductive posts is provided. A surface of the wafer has a plurality of first blind holes outside chip regions and a plurality of second blind holes inside the chip regions. The insulating layer is between the conductive posts and the walls of the first blind holes and between the conductive posts and the walls of the second blind holes. A mechanical integrity test is performed to test a binding strength between the insulating layer, the conductive posts, and the walls of the first blind holes. The conductive posts in the chip regions are electrically connected to an element after the conductive posts in the first blind holes are qualified in the mechanical integrity test.

    摘要翻译: 提供了半导体器件和机械完整性测试装置的制造方法和测试方法。 一种物体包括晶片,绝缘层和多个导电柱。 晶片的表面在芯片区域外部具有多个第一盲孔和芯片区域内的多个第二盲孔。 绝缘层位于导电柱和第一盲孔的壁之间以及导电柱和第二盲孔的壁之间。 执行机械完整性测试以测试绝缘层,导电柱和第一盲孔的壁之间的结合强度。 在机械完整性测试中,在第一盲孔中的导电柱合格之后,芯片区域中的导电柱电连接到元件。