Method for improving semiconductor dielectrics
    3.
    发明授权
    Method for improving semiconductor dielectrics 有权
    改善半导体电介质的方法

    公开(公告)号:US06136729A

    公开(公告)日:2000-10-24

    申请号:US133042

    申请日:1998-08-12

    摘要: An ultra-large scale integrated circuit is manufactured by using silicon-based, low dielectric materials on a wafer in which the hydrophobic nature of the dielectric materials is improved by relative low temperature heating in a vacuum or inert atmosphere, slowly increasing the wafer temperature to the hard bake temperature at a predetermined ramp rate, and heating the wafer at the hard bake temperature for a predetermine amount of time. As a result, the dielectric material can repel wet etch chemicals and minimize the formation of holes in the dielectric materials due to etching by wet etch chemicals.

    摘要翻译: 通过在晶片上使用硅基低电介质材料制造超大规模集成电路,其中通过在真空或惰性气氛中的相对低温加热来提高电介质材料的疏水性,缓慢地将晶片温度提高到 硬烘烤温度以预定的斜率进行,并且在硬烘烤温度下将晶片加热预定的时间量。 结果,电介质材料可以排斥湿蚀刻化学品,并且由于通过湿蚀刻化学品的蚀刻使介电材料中的孔的形成最小化。

    Apparatus and method for manufacturing semiconductors using low dielectric constant materials
    4.
    发明授权
    Apparatus and method for manufacturing semiconductors using low dielectric constant materials 有权
    使用低介电常数材料制造半导体的装置和方法

    公开(公告)号:US06388309B1

    公开(公告)日:2002-05-14

    申请号:US09687180

    申请日:2000-10-12

    IPC分类号: H01L2358

    摘要: An ultra-large scale integrated circuit is manufactured by using silicon-based, low dielectric constant materials which are spin-coated, dried, cured, and capped in-situ in chemical vapor deposition equipment. The low dielectric constant material is spun on, processed in chemical vapor deposition equipment, subject to chemical-mechanical polishing, and then processed by a conventional photolithographic process for depositing conductors. The material is then reprocessed for each successive layer of conductor separated by dielectric.

    摘要翻译: 通过使用硅基低介电常数材料制造超大规模集成电路,其在化学气相沉积设备中原位旋涂,干燥,固化和封盖。 将低介电常数材料旋转,在化学气相沉积设备中进行处理,经受化学机械抛光,然后通过用于沉积导体的常规光刻工艺进行处理。 然后对由电介质隔开的导体的每个连续层重新处理该材料。

    Apparatus and method for manufacturing semiconductors using low dielectric constant materials
    5.
    发明授权
    Apparatus and method for manufacturing semiconductors using low dielectric constant materials 有权
    使用低介电常数材料制造半导体的装置和方法

    公开(公告)号:US06197703B1

    公开(公告)日:2001-03-06

    申请号:US09135077

    申请日:1998-08-17

    IPC分类号: H01L2131

    摘要: An ultra-large scale integrated circuit is manufactured by using silicon-based, low dielectric constant materials which are spin-coated, dried, cured, and capped in-situ in chemical vapor deposition equipment. The low dielectric constant material is spun on, processed in chemical vapor deposition equipment, subject to chemical-mechanical polishing, and then processed by a conventional photolithographic process for depositing conductors. The material is then reprocessed for each successive layer of conductor separated by dielectric.

    摘要翻译: 通过使用硅基低介电常数材料制造超大规模集成电路,其在化学气相沉积设备中原位旋涂,干燥,固化和封盖。 将低介电常数材料旋转,在化学气相沉积设备中进行处理,经受化学机械抛光,然后通过用于沉积导体的常规光刻工艺进行处理。 然后对由电介质隔开的导体的每个连续层重新处理该材料。

    Method of fabricating dual damascene with silicon carbide via mask/ARC
    6.
    发明授权
    Method of fabricating dual damascene with silicon carbide via mask/ARC 有权
    通过掩模/ ARC制造具有碳化硅的双镶嵌方法

    公开(公告)号:US06429121B1

    公开(公告)日:2002-08-06

    申请号:US09778102

    申请日:2001-02-07

    IPC分类号: H01L214763

    摘要: A silicon carbide via mask/ARC is formed in implementing trench first-via last dual damascene techniques with an attendant improvement in dimensional accuracy and increased efficiency. Embodiments include forming a silicon carbide mask having an extinction coefficient (k) of about −0.2 to about −0.5 on a first dielectric layer overlying a metal feature, depositing a second dielectric layer, etching a trench in the second dielectric layer stopping on the silicon carbide via mask and then etching a via in the first dielectric layer. Embodiments further include Cu and Cu alloy dual damascene methodology.

    摘要翻译: 在实现沟槽第一通孔最后的双镶嵌技术中形成碳化硅通孔掩模/ ARC,伴随着尺寸精度的提高和效率的提高。 实施例包括在覆盖金属特征的第一介电层上形成具有约-0.2至约-0.5的消光系数(k)的碳化硅掩模,沉积第二介电层,蚀刻停止在硅上的第二介电层中的沟槽 碳化物通孔掩模,然后在第一介电层中蚀刻通孔。 实施例还包括Cu和Cu合金双镶嵌方法。

    Apparatus and methods for uniform scan dispensing of spin-on materials
    9.
    发明授权
    Apparatus and methods for uniform scan dispensing of spin-on materials 有权
    用于均匀扫描分配旋涂材料的装置和方法

    公开(公告)号:US06317642B1

    公开(公告)日:2001-11-13

    申请号:US09191438

    申请日:1998-11-12

    IPC分类号: G06F1900

    CPC分类号: H01L21/6715 B05D1/005

    摘要: This invention describes improved apparatus and methods for spin-on deposition of semiconductor thin films. The improved apparatus provides for controlled temperature, pressure and gas compositions within the deposition chamber. The improved methods comprise dispensing of solutions containing thin film precursor via a moveable dispensing device and the careful regulation of the pattern of deposition of the precursor solution onto the wafer. The invention also comprises the careful regulation of deposition variables including dispensation time, wafer rpm, stop time and rates of wafer rotation. In one embodiment, the precursor solution is dispensed from the outer edge of the wafer toward the center. In alternative embodiments, processors regulate the movement of the dispensing arm and the precursor pump to provide an evenly dispensed layer of precursor solution. The invention also describes improved methods for evaporating solvents and curing thin films. The methods of this invention enable the production of spin-on thin films, which have more even film thickness and uniformity. The semiconductor thin films produced by the methods of this invention are useful for the manufacture of semiconductor devices comprising interlevel dielectric materials.

    摘要翻译: 本发明描述了用于半导体薄膜的旋涂沉积的改进的装置和方法。 改进的装置提供沉积室内的受控温度,压力和气体组成。 改进的方法包括通过可移动的分配装置分配含有薄膜前体的溶液,以及仔细调节前体溶液沉积在晶片上的图案。 本发明还包括仔细调节沉积变量,包括分配时间,晶片转速,停止时间和晶片旋转速率。 在一个实施方案中,前体溶液从晶片的外边缘向中心分配。 在替代实施例中,处理器调节分配臂和前驱泵的运动,以提供均匀分配的前体溶液层。 本发明还描述了用于蒸发溶剂和固化薄膜的改进方法。 本发明的方法能够生产具有更均匀的膜厚度和均匀性的旋涂薄膜。 通过本发明的方法生产的半导体薄膜可用于制造包括层间电介质材料的半导体器件。

    Low-k photoresist removal process
    10.
    发明授权
    Low-k photoresist removal process 有权
    低k光刻胶去除工艺

    公开(公告)号:US06235453B1

    公开(公告)日:2001-05-22

    申请号:US09349055

    申请日:1999-07-07

    IPC分类号: G03F726

    摘要: An integrated circuit and a method of removing photoresist is described. The process described uses a low oxygen gas or non-oxygen gas plasma that removes the photoresist and provides a protective surface layer over the low-k dielectric material. The low-k dielectric material is part of a dielectric stack. After exposure to the gas plasmas the integrated circuit is subjected to solvent.

    摘要翻译: 描述了集成电路和去除光致抗蚀剂的方法。 所描述的方法使用低氧气体或非氧气体等离子体,其去除光致抗蚀剂并在低k电介质材料上提供保护性表面层。 低k电介质材料是电介质叠层的一部分。 暴露于气体等离子体后,集成电路经受溶剂。