MEMORY DEVICE COMMAND HISTORY MANAGEMENT
    2.
    发明公开

    公开(公告)号:US20240061616A1

    公开(公告)日:2024-02-22

    申请号:US18227642

    申请日:2023-07-28

    Inventor: Vipul Patel

    CPC classification number: G06F3/0659 G06F3/0616 G06F3/0679

    Abstract: A memory device including control logic to identify a command issued to the memory device to execute a memory access operation on one or more memory cells of a memory array of the memory device. The control logic determines a command type associated with the command and identifies, based on the command type, a subset of target information to be stored as part of a set of command information. The control logic stores, in a data store of the memory device, the set of command information associated with the command.

    Reduced-voltage operation of a memory device

    公开(公告)号:US11763897B2

    公开(公告)日:2023-09-19

    申请号:US17864041

    申请日:2022-07-13

    CPC classification number: G11C16/3404 G11C16/10 G11C16/26 G11C16/30

    Abstract: Methods, systems, and devices for reduced-voltage operation of a memory device are described. A memory device may operate in different operational modes based on a value of a supply voltage fir the memory device. For example, when the value of the supply voltage exceeds both a first threshold voltage and a second threshold voltage, the memory device may be operated in a normal operation mode. When the value of the supply voltage is between the first threshold voltage and the second threshold voltage, the memory device may be operated in a low voltage operation mode, which may be a reduced performance mode relative to the normal operation mode. When the value of the supply voltage is below the second threshold voltage, the memory device may be deactivated.

    MEMORY INCLUDING SEARCH LOGIC
    4.
    发明申请

    公开(公告)号:US20200319796A1

    公开(公告)日:2020-10-08

    申请号:US16374188

    申请日:2019-04-03

    Inventor: Vipul Patel

    Abstract: A memory includes a memory array comprising a plurality of pages, a page buffer, and search logic. The page buffer includes first registers, second registers, compare logic, and third registers. The first registers store data read from a page of the memory array. The second registers store a user pattern. The compare logic compares the data stored in the first registers to the user pattern stored in the second registers. The third registers store the comparison results. The search logic is configured to identify addresses of the memory array where the comparison results stored in the third registers indicate a match between the data read from the page and column of the memory array and the user pattern. The first registers are loaded with data from a following page of the memory array concurrently with the search logic identifying addresses indicating a match in a previous page of the memory array.

    Charge loss failure mitigation
    5.
    发明授权

    公开(公告)号:US10692580B2

    公开(公告)日:2020-06-23

    申请号:US16274806

    申请日:2019-02-13

    Inventor: Vipul Patel

    Abstract: Methods of operating a memory include reading a particular grouping of memory cells using a read voltage having a particular voltage level, determining a number of memory cells of a subset of memory cells of the particular grouping of memory cells having a particular data state, and, if the number of memory cells of the subset of memory cells having the particular data state is less than a particular threshold, adjusting a voltage level of the read voltage in response to the number of memory cells of the subset of memory cells having the particular data state and reading the particular grouping of memory cells using the read voltage having the adjusted voltage level.

    REDUCED-VOLTAGE OPERATION OF A MEMORY DEVICE

    公开(公告)号:US20220415410A1

    公开(公告)日:2022-12-29

    申请号:US17864041

    申请日:2022-07-13

    Abstract: Methods, systems, and devices for reduced-voltage operation of a memory device are described. A memory device may operate in different operational modes based on a value of a supply voltage fir the memory device. For example, when the value of the supply voltage exceeds both a first threshold voltage and a second threshold voltage, the memory device may be operated in a normal operation mode. When the value of the supply voltage is between the first threshold voltage and the second threshold voltage, the memory device may be operated in a low voltage operation mode, which may be a reduced performance mode relative to the normal operation mode. When the value of the supply voltage is below the second threshold voltage, the memory device may be deactivated.

    CHARGE LOSS FAILURE MITIGATION
    8.
    发明申请

    公开(公告)号:US20190206499A1

    公开(公告)日:2019-07-04

    申请号:US16274806

    申请日:2019-02-13

    Inventor: Vipul Patel

    Abstract: Methods of operating a memory include reading a particular grouping of memory cells using a read voltage having a particular voltage level, determining a number of memory cells of a subset of memory cells of the particular grouping of memory cells having a particular data state, and, if the number of memory cells of the subset of memory cells having the particular data state is less than a particular threshold, adjusting a voltage level of the read voltage in response to the number of memory cells of the subset of memory cells having the particular data state and reading the particular grouping of memory cells using the read voltage having the adjusted voltage level.

    REDUCED-VOLTAGE OPERATION OF A MEMORY DEVICE

    公开(公告)号:US20220108755A1

    公开(公告)日:2022-04-07

    申请号:US17065359

    申请日:2020-10-07

    Abstract: Methods, systems, and devices for reduced-voltage operation of a memory device are described. A memory device may operate in different operational modes based on a value of a supply voltage fir the memory device. For example, when the value of the supply voltage exceeds both a first threshold voltage and a second threshold voltage, the memory device may be operated in a normal operation mode. When the value of the supply voltage is between the first threshold voltage and the second threshold voltage, the memory device may be operated in a low voltage operation mode, which may be a reduced performance mode relative to the normal operation mode. When the value of the supply voltage is below the second threshold voltage, the memory device may be deactivated.

Patent Agency Ranking