SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME

    公开(公告)号:US20200020799A1

    公开(公告)日:2020-01-16

    申请号:US16446044

    申请日:2019-06-19

    Abstract: A semiconductor device capable of reducing the influence of noise and easily securing a breakdown voltage between a source wiring and a drain wiring constituting a capacitance between a source and a drain even when shrinkage of a cell progresses, and a manufacturing method thereof are provided. The drain wiring is electrically connected to a substrate region, and the drain wiring is disposed in contact with an upper surface of an interlayer insulating layer. The source wiring is electrically connected to source regions and are disposed in contact with the upper surface of the interlayer insulating layer. A plurality of MOSFET cells are arranged side by side in a X-direction. The drain wiring and the source wiring extends in the X direction and are adjacent to each other in a Y direction crossing the X direction to form a capacitor.

    SEMICONDUCTOR DEVICE WITH GATE ELECTRODES BURIED IN TRENCHES
    4.
    发明申请
    SEMICONDUCTOR DEVICE WITH GATE ELECTRODES BURIED IN TRENCHES 审中-公开
    带有电极的半导体器件在TRENCHES中烧结

    公开(公告)号:US20160027916A1

    公开(公告)日:2016-01-28

    申请号:US14876765

    申请日:2015-10-06

    Abstract: Trenches are formed in a base layer and extend parallel to each other. A gate insulating film is formed on the inner wall of each of multiple trenches. A gate electrode GE is buried in each of the trenches. The source layer is formed in the base layer to a depth less than the base layer. The source layer is disposed between each of the trenches. A second conduction type high concentration layer is formed between the source layer and the trench in a plan view. The trench, the source layer, and the second conduction type high concentration are arranged in this order repetitively in a plan view. One lateral side of the trench faces the source layer and the other lateral side of the trench faces the second conduction type high concentration layer.

    Abstract translation: 沟槽形成在基层中并且彼此平行延伸。 在多个沟槽的每个的内壁上形成栅极绝缘膜。 栅电极GE被埋在每个沟槽中。 源层在基底层中形成到比基底层更深的深度。 源层设置在每个沟槽之间。 在平面图中,在源极层和沟槽之间形成第二导电型高浓度层。 沟槽,源极层和第二导电型高浓度以平面图重复排列。 沟槽的一个侧面面向源极层,沟槽的另一个侧面面向第二导电型高浓度层。

    SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME

    公开(公告)号:US20190043983A1

    公开(公告)日:2019-02-07

    申请号:US16028146

    申请日:2018-07-05

    Abstract: A semiconductor device includes a semiconductor substrate, a gate electrode, and a first contact plug. The semiconductor substrate includes a first surface and a second surface. Over the semiconductor substrate, a source region, a drain region, a drift region, and a body region are formed. A first trench in which the gate electrode is buried is formed in the first surface. The first surface includes an effective region and a peripheral region. The first trench extends from the peripheral region over the effective region along a first direction. The gate electrode includes a portion opposed to and insulated from the body region sandwiched between the source region and the drift region. In the peripheral region, the first contact plug is electrically coupled to the gate electrode buried in the first trench such that its longer side is along the first direction when seen in a plan view.

    SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SAME
    7.
    发明申请
    SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SAME 有权
    半导体器件及其制造方法

    公开(公告)号:US20140322877A1

    公开(公告)日:2014-10-30

    申请号:US14324632

    申请日:2014-07-07

    Abstract: A trench gate type MISFET and a diode are formed in a semiconductor substrate. First and second trenches are formed in the semiconductor substrate. A gate electrode is formed in the first trench through a gate insulating film. A dummy gate electrode is formed in the second trench through a dummy gate insulating film. A cathode n+-type semiconductor region and an anode p-type semiconductor region are formed in the semiconductor substrate and the second trench is formed so as to surround the n+-type semiconductor region in a planar view. A part of the anode p-type semiconductor region is formed directly below the n+-type semiconductor region, so that a PN junction is formed between the part of the anode p-type semiconductor region and the n+-type semiconductor region. Thereby a diode is formed. The dummy gate electrode is electrically coupled to one of an anode and a cathode.

    Abstract translation: 沟槽栅型MISFET和二极管形成在半导体衬底中。 第一和第二沟槽形成在半导体衬底中。 栅电极通过栅极绝缘膜形成在第一沟槽中。 虚拟栅电极通过虚拟栅极绝缘膜形成在第二沟槽中。 阴极n +型半导体区域和阳极p型半导体区域形成在半导体衬底中,并且第二沟槽形成为在平面图中包围n +型半导体区域。 阳极p型半导体区域的一部分直接形成在n +型半导体区域正下方,从而在阳极p型半导体区域和n +型半导体区域的部分之间形成PN结。 从而形成二极管。 虚拟栅电极电耦合到阳极和阴极之一。

    SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME

    公开(公告)号:US20210398969A1

    公开(公告)日:2021-12-23

    申请号:US17314457

    申请日:2021-05-07

    Abstract: A semiconductor device has a silicon film for a diode formed on a semiconductor substrate via an insulating film, and first and second wirings formed on an upper layer of the silicon film. The silicon film has a p-type silicon region and a plurality of n-type silicon regions, and each of the plurality of n-type silicon regions is surrounded by the p-type silicon region in a plan view. The p-type silicon region is electrically connected to the first wiring, and the plurality of n-type silicon regions are electrically connected to the second wiring.

    SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF
    10.
    发明申请
    SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF 有权
    半导体器件及其制造方法

    公开(公告)号:US20140138774A1

    公开(公告)日:2014-05-22

    申请号:US14061355

    申请日:2013-10-23

    Abstract: A semiconductor device includes a base region of a second conduction type provided over a drain region of a first conduction type, an outer peripheral well region of a second conduction type provided to cover the outer peripheral end of the base region and having an impurity concentration lower than that of the base region, a buried electrode buried in the semiconductor substrate not to overlap the outer peripheral well region, plural gate electrodes connected to the buried electrode and buried in the substrate such that each of them is adjacent to a source region, a gate interconnect provided over the substrate to overlap a portion of the outer peripheral well region in a plan view and connected to the buried electrode, and a grounding electrode provided over the substrate and connected to a portion of the outer peripheral well region not overlapping the gate interconnect in a plan view.

    Abstract translation: 半导体器件包括设置在第一导电类型的漏极区域上的第二导电类型的基极区域,设置成覆盖基极区域的外周端并且具有较低的杂质浓度的第二导电类型的外围阱区域 与基极区相比埋入半导体衬底中的不与外围阱区重叠的埋入电极,与埋入电极连接并埋设在基板中的多个栅极,使得它们各自与源极区相邻, 栅极互连设置在所述衬底上以在平面图中与所述外围周边阱区域的一部分重叠并连接到所述掩埋电极,以及接地电极,设置在所述衬底上并连接到所述外部周边阱区域的不与所述栅极重叠的部分 在平面图中互连。

Patent Agency Ranking