SEMICONDUCTOR MEMORY DEVICE AND METHOD OF MANUFACTURING THE SAME

    公开(公告)号:US20200312877A1

    公开(公告)日:2020-10-01

    申请号:US16901171

    申请日:2020-06-15

    Abstract: A semiconductor memory device includes a body conductive layer that includes a cell array portion and a peripheral circuit portion, an electrode structure on the cell array portion of the body conductive layer, vertical structures that penetrate the electrode structure, a residual substrate on the peripheral circuit portion of the body conductive layer, and a connection conductive pattern penetrating the residual substrate. The electrode structure includes a plurality of electrode that are stacked on top of each other. The vertical structures are connected to the cell array portion of the body conductive layer. The connection conductive pattern is connected to the peripheral circuit portion of the body conductive layer.

    THREE-DIMENSIONAL SEMICONDUCTOR DEVICES INCLUDING VERTICAL STRUCTURES WITH VARIED SPACING

    公开(公告)号:US20190393243A1

    公开(公告)日:2019-12-26

    申请号:US16563014

    申请日:2019-09-06

    Abstract: A three-dimensional semiconductor device is disclosed. The device may include an electrode structure that can include a plurality of electrodes that are stacked on a substrate and extend in a first direction. Vertical structures can penetrate the electrode structure to provide a plurality of columns spaced apart from each other in a second direction crossing the first direction. The plurality of columns can include first and second edge columns located adjacent to respective opposite edges of the electrode structure, and the plurality of columns can include a center column located between the first and second edge columns. Distances between adjacent ones of the plurality of columns can decrease in a direction from the first and second edge columns toward the center column.

    SEMICONDUCTOR MEMORY DEVICE
    4.
    发明公开

    公开(公告)号:US20240215245A1

    公开(公告)日:2024-06-27

    申请号:US18595737

    申请日:2024-03-05

    CPC classification number: H10B43/27 H10B41/10 H10B41/27 H10B43/10

    Abstract: A semiconductor memory device includes a first stacked structure, a first supporter layer, a second stacked structure, a block cut structure, and a second supporter layer on the second stacked structure and separated by a second cut pattern. The first stacked structure includes a first and second stack, the second stacked structure includes a third stack separated by the block cut structure and a fourth stack, the first supporter layer is on the first stack and the second stack, the second supporter layer is on the third stack and the fourth stack, the first cut pattern includes a first connection on the block cut structure and connecting the first supporter layer and the second stack, and the second cut pattern of the second supporter layer includes a second connection on the block cut structure and connecting the second supporter layer placed on the third stack and the fourth stack.

    SEMICONDUCTOR MEMORY DEVICE, ELECTRONIC SYSTEM INCLUDING THE SAME, AND METHOD FOR FABRICATING THE SAME

    公开(公告)号:US20220130782A1

    公开(公告)日:2022-04-28

    申请号:US17389841

    申请日:2021-07-30

    Abstract: A semiconductor memory device includes a first substrate including opposite first and second surfaces, a mold structure including gate electrodes stacked on the first surface of the first substrate, a channel structure through the mold structure, a first contact via penetrating the first substrate, a second substrate including opposite third and fourth surfaces, a circuit element on the third surface of the second substrate, a first through-via through the mold structure connecting the first contact via and the circuit element, the first through-via including a first conductive pattern, and a first spacer separating the first conductive pattern from the mold structure, and a second through-via through the mold structure and spaced apart from the first through-via, the second through-via including a second conductive pattern, and a second spacer separating the second conductive pattern from the first substrate and the mold structure.

    NONVOLATILE MEMORY DEVICE AND METHOD FOR FABRICATING THE SAME

    公开(公告)号:US20210111187A1

    公开(公告)日:2021-04-15

    申请号:US16890115

    申请日:2020-06-02

    Abstract: A nonvolatile memory device including a mold structure including a plurality of gate electrodes on a substrate, the plurality of gate electrodes including first, second, and third string selection lines sequentially stacked on the substrate; a channel structure that penetrates the mold structure and intersects each of the gate electrodes; a first cutting region that cuts each of the gate electrodes; a second cutting region that is spaced apart from the first cutting region in a first direction and cuts each of the gate electrodes; a first cutting line that cuts the first string selection line between the first cutting region and the second cutting region; a second cutting line that cuts the second string selection line between the first cutting region and the second cutting region; and a third cutting line that cuts the third string selection line between the first cutting region and the second cutting region.

    SEMICONDUCTOR MEMORY DEVICES AND METHODS OF FABRICATING THE SAME

    公开(公告)号:US20200312862A1

    公开(公告)日:2020-10-01

    申请号:US16902575

    申请日:2020-06-16

    Abstract: A semiconductor memory device includes a first semiconductor chip and a second semiconductor chip. Each semiconductor chip of the first and second semiconductor chips may include a cell array region and a peripheral circuit region. The cell array region may include an electrode structure including electrodes sequentially stacked on a body conductive layer and vertical structures extending through the electrode structure and connected to the body conductive layer. The peripheral circuit region may include a residual substrate on the body conductive layer and on which a peripheral transistor is located. A bottom surface of the body conductive layer of the second semiconductor chip may face a bottom surface of the body conductive layer of the first semiconductor chip.

    SEMICONDUCTOR MEMORY DEVICE AND METHOD OF MANUFACTURING THE SAME

    公开(公告)号:US20180358376A1

    公开(公告)日:2018-12-13

    申请号:US15982213

    申请日:2018-05-17

    Abstract: A semiconductor memory device includes a body conductive layer that includes a cell array portion and a peripheral circuit portion, an electrode structure on the cell array portion of the body conductive layer, vertical structures that penetrate the electrode structure, a residual substrate on the peripheral circuit portion of the body conductive layer, and a connection conductive pattern penetrating the residual substrate. The electrode structure includes a plurality of electrode that are stacked on top of each other. The vertical structures are connected to the cell array portion of the body conductive layer. The connection conductive pattern is connected to the peripheral circuit portion of the body conductive layer.

    METHODS OF MANUFACTURING A SEMICONDUCTOR DEVICE
    10.
    发明申请
    METHODS OF MANUFACTURING A SEMICONDUCTOR DEVICE 审中-公开
    制造半导体器件的方法

    公开(公告)号:US20150311213A1

    公开(公告)日:2015-10-29

    申请号:US14790724

    申请日:2015-07-02

    Abstract: A method of manufacturing a vertical type memory device includes stacking a first lower insulating layer, one layer of a lower sacrificial layer and a second lower insulating layer on a substrate, forming a stacking structure by stacking sacrificial layers and insulating layers, and etching an edge portion of the stacking structure to form a preliminary stepped shape pattern structure. The preliminary stepped shape pattern structure has a stepped shape edge portion. A pillar structure making contact with a surface of the substrate is formed. The preliminary stepped shape pattern structure, the lower sacrificial layer, and the first and second lower insulating layers are partially etched to form a first opening portion and a second opening portion to form a stepped shape pattern structure. The second opening portion cuts at least an edge portion of the lower sacrificial layer.

    Abstract translation: 制造垂直型存储装置的方法包括在基板上堆叠第一下绝缘层,一层下牺牲层和第二下绝缘层,通过堆叠牺牲层和绝缘层形成堆叠结构,并蚀刻边缘 部分堆叠结构以形成初步的阶梯状图案结构。 初步阶形形状图案结构具有阶梯形边缘部分。 形成与基板表面接触的柱结构。 部分地蚀刻初步阶形状图案结构,下牺牲层和第一下绝缘层和第二下绝缘层,以形成第一开口部分和第二开口部分,以形成台阶状图形结构。 第二开口部分切割下牺牲层的至少边缘部分。

Patent Agency Ranking