-
1.
公开(公告)号:US20240172431A1
公开(公告)日:2024-05-23
申请号:US18425996
申请日:2024-01-29
Applicant: SANDISK TECHNOLOGIES LLC
Inventor: James KAI , Johann ALSMEIER , Lito De La RAMA , Masaaki HIGASHITANI , Koichi MATSUNO , Marika GUNJI-YONEOKA , Makoto KOTO , Hisakazu OTOI , Masanori TSUTSUMI
IPC: H10B41/27 , G11C7/18 , G11C8/14 , H01L29/06 , H10B41/10 , H10B41/35 , H10B43/10 , H10B43/27 , H10B43/35
CPC classification number: H10B41/27 , G11C7/18 , G11C8/14 , H01L29/0653 , H10B41/10 , H10B41/35 , H10B43/10 , H10B43/27 , H10B43/35
Abstract: A three-dimensional memory device includes an alternating stack of insulating layers and electrically conductive layers located over a plurality of source layers, where the electrically conductive layers include word lines and source-side select gate electrodes which are located between the plurality of source layers and the word lines in a vertical direction, groups of memory openings vertically extending through the alternating stack, and groups of memory opening fill structures located in the groups of memory openings. The plurality of source layers are laterally spaced apart and electrically isolated from each other, and each respective one of the plurality of source layers contacts at least one respective group of the groups of memory opening fill structures.
-
2.
公开(公告)号:US20200251488A1
公开(公告)日:2020-08-06
申请号:US16388054
申请日:2019-04-18
Applicant: SANDISK TECHNOLOGIES LLC
Inventor: Takaaki IWAI , Makoto KOTO , Sayako NAGAMINE , Ching-Huang LU , Wei ZHAO , Yanli ZHANG , James KAI
IPC: H01L27/11582 , H01L27/11519 , H01L27/11556 , H01L27/11565 , H01L21/762
Abstract: A three-dimensional memory device includes an alternating stack of insulating layers and electrically conductive layers located over a substrate, and memory pillar structures extending through the alternating stack. Each of the memory pillar structures includes a respective memory film and a respective vertical semiconductor channel Dielectric cores contact an inner sidewall of a respective one of the vertical semiconductor channels. A drain-select-level isolation structure laterally extends along a first horizontal direction and contacts straight sidewalls of the dielectric cores at a respective two-dimensional flat interface. The memory pillar structures may be formed on-pitch as a two-dimensional periodic array, and themay drain-select-level isolation structure may cut through upper portions of the memory pillar structures to minimize areas occupied by the drain-select-level isolation structure. maymay
-
3.
公开(公告)号:US20200343258A1
公开(公告)日:2020-10-29
申请号:US16394233
申请日:2019-04-25
Applicant: SANDISK TECHNOLOGIES LLC
Inventor: Yoshitaka OTSU , Satoshi SHIMIZU , Makoto KOTO
IPC: H01L27/11582 , H01L27/11556 , H01L27/11524 , H01L27/1157
Abstract: A source-level sacrificial layer and an alternating stack of insulating layers and sacrificial material layers are formed over a substrate. Memory openings are formed through the alternating stack, and a source cavity is formed by removing the source-level sacrificial layer. A memory film is formally formed by a conformal deposition process, and a source contact layer is formed in the source cavity. Vertical semiconductor channels and drain regions are formed in remaining volumes of the memory openings on sidewalls of the source contact layer. A backside contact via structure is formed through the alternating stack and directly on a sidewall of the source contact layer.
-
-