-
1.
公开(公告)号:US20150179587A1
公开(公告)日:2015-06-25
申请号:US14637054
申请日:2015-03-03
Applicant: STATS ChipPAC, Ltd.
Inventor: Il Kwon Shim , Seng Guan Chow , Yaojian Yaojian
CPC classification number: H01L23/562 , H01L21/568 , H01L21/6835 , H01L23/3107 , H01L23/3128 , H01L23/5384 , H01L23/5389 , H01L23/66 , H01L24/19 , H01L24/48 , H01L24/73 , H01L24/81 , H01L24/82 , H01L24/83 , H01L24/97 , H01L25/105 , H01L2221/68345 , H01L2223/6677 , H01L2224/0401 , H01L2224/04105 , H01L2224/12105 , H01L2224/20 , H01L2224/48091 , H01L2224/97 , H01L2225/1035 , H01L2225/1041 , H01L2225/1058 , H01L2924/00011 , H01L2924/00014 , H01L2924/01004 , H01L2924/01006 , H01L2924/01013 , H01L2924/01023 , H01L2924/01024 , H01L2924/01029 , H01L2924/01046 , H01L2924/01047 , H01L2924/01073 , H01L2924/01074 , H01L2924/01078 , H01L2924/01079 , H01L2924/01082 , H01L2924/01322 , H01L2924/014 , H01L2924/04941 , H01L2924/04953 , H01L2924/09701 , H01L2924/12041 , H01L2924/12042 , H01L2924/1306 , H01L2924/13091 , H01L2924/14 , H01L2924/1433 , H01L2924/15311 , H01L2924/15331 , H01L2924/181 , H01L2924/19041 , H01L2924/19042 , H01L2924/19043 , H01L2924/30105 , H01L2924/351 , H01L2924/00 , H01L2224/81805 , H01L2224/45099 , H01L2224/45015 , H01L2924/207
Abstract: A semiconductor device is made by forming a first conductive layer over a sacrificial carrier. A conductive pillar is formed over the first conductive layer. An active surface of a semiconductor die is mounted to the carrier. An encapsulant is deposited over the semiconductor die and around the conductive pillar. The carrier and adhesive layer are removed. A stress relief insulating layer is formed over the active surface of the semiconductor die and a first surface of the encapsulant. The stress relief insulating layer has a first thickness over the semiconductor die and a second thickness less than the first thickness over the encapsulant. A first interconnect structure is formed over the stress relief insulating layer. A second interconnect structure is formed over a second surface of encapsulant opposite the first interconnect structure. The first and second interconnect structures are electrically connected through the conductive pillar.
-
公开(公告)号:US10083916B2
公开(公告)日:2018-09-25
申请号:US14637054
申请日:2015-03-03
Applicant: STATS ChipPAC, Ltd.
Inventor: Il Kwon Shim , Seng Guan Chow , Yaojian Yaojian
IPC: H01L23/00 , H01L25/10 , H01L21/56 , H01L21/683 , H01L23/31 , H01L23/538 , H01L23/66
CPC classification number: H01L23/562 , H01L21/568 , H01L21/6835 , H01L23/3107 , H01L23/3128 , H01L23/5384 , H01L23/5389 , H01L23/66 , H01L24/19 , H01L24/48 , H01L24/73 , H01L24/81 , H01L24/82 , H01L24/83 , H01L24/97 , H01L25/105 , H01L2221/68345 , H01L2223/6677 , H01L2224/0401 , H01L2224/04105 , H01L2224/12105 , H01L2224/20 , H01L2224/48091 , H01L2224/97 , H01L2225/1035 , H01L2225/1041 , H01L2225/1058 , H01L2924/00011 , H01L2924/00014 , H01L2924/01004 , H01L2924/01006 , H01L2924/01013 , H01L2924/01023 , H01L2924/01024 , H01L2924/01029 , H01L2924/01046 , H01L2924/01047 , H01L2924/01073 , H01L2924/01074 , H01L2924/01078 , H01L2924/01079 , H01L2924/01082 , H01L2924/01322 , H01L2924/014 , H01L2924/04941 , H01L2924/04953 , H01L2924/09701 , H01L2924/12041 , H01L2924/12042 , H01L2924/1306 , H01L2924/13091 , H01L2924/14 , H01L2924/1433 , H01L2924/15311 , H01L2924/15331 , H01L2924/181 , H01L2924/19041 , H01L2924/19042 , H01L2924/19043 , H01L2924/30105 , H01L2924/351 , H01L2924/00 , H01L2224/81805 , H01L2224/45099 , H01L2224/45015 , H01L2924/207
Abstract: A semiconductor device is made by forming a first conductive layer over a sacrificial carrier. A conductive pillar is formed over the first conductive layer. An active surface of a semiconductor die is mounted to the carrier. An encapsulant is deposited over the semiconductor die and around the conductive pillar. The carrier and adhesive layer are removed. A stress relief insulating layer is formed over the active surface of the semiconductor die and a first surface of the encapsulant. The stress relief insulating layer has a first thickness over the semiconductor die and a second thickness less than the first thickness over the encapsulant. A first interconnect structure is formed over the stress relief insulating layer. A second interconnect structure is formed over a second surface of encapsulant opposite the first interconnect structure. The first and second interconnect structures are electrically connected through the conductive pillar.
-