Structure of stacked vias in multiple layer electronic device carriers
    3.
    发明申请
    Structure of stacked vias in multiple layer electronic device carriers 有权
    多层电子设备载体中堆叠通孔的结构

    公开(公告)号:US20050156319A1

    公开(公告)日:2005-07-21

    申请号:US10515511

    申请日:2003-04-18

    摘要: A stacked via structure (200) adapted to transmit high frequency signals or high intensity current through conductive layers of an electronic device carrier is disclosed. The stacked via structure comprises at least three conductive tracks (205a, 205b, 205c) belonging to three adjacent conductive layers (110a, 110b, 110c) separated by dielectric layers (120), aligned according to z axis. Connections between these conductive tracks are done with at least two vias (210, 215) between each conductive layer. Vias connected to one side of a conductive track are disposed such that they are not aligned with the ones connected to the other side according to z axis. In a preferred embodiment, the shape of these aligned conductive tracks looks like a disk or an annular ring and four vias are used to connect two adjacent conductive layers. These four vias are symmetrically disposed on each of said conductive track. The position of the vias between a first and a second adjacent conductive layers and between a second and a third adjacent conductive layers forms an angle of 45° according to z axis.

    摘要翻译: 公开了一种适于通过电子设备载体的导电层传输高频信号或高强度电流的堆叠通孔结构(200)。 叠置的通孔结构包括属于由电介质层(120)分开的根据z轴对准的三个相邻导电层(110a,110b,110c)的至少三个导电轨道(205a,205b,205c)。 这些导电轨道之间的连接通过在每个导电层之间的至少两个通孔(210,215)进行。 连接到导电轨道的一侧的通孔布置成使得它们不与根据z轴连接到另一侧的那些对准。 在优选实施例中,这些对准的导电轨迹的形状看起来像盘或环形环,并且四个通孔用于连接两个相邻的导电层。 这四个通孔对称地设置在每个导电轨道上。 在第一和第二相邻导电层之间以及第二和第三相邻导电层之间的通孔的位置根据z轴形成45°的角度。