Integrated circuit having selectivity deposited silicon oxide spacer layer formed therein
    1.
    发明授权
    Integrated circuit having selectivity deposited silicon oxide spacer layer formed therein 失效
    在其中形成有选择性淀积的氧化硅间隔层的集成电路

    公开(公告)号:US06329717B1

    公开(公告)日:2001-12-11

    申请号:US08616140

    申请日:1996-03-14

    IPC分类号: H01L2348

    CPC分类号: H01L21/76801

    摘要: A method for selectively depositing a silicon oxide insulator spacer layer between multi-layer patterned metal stacks within an integrated circuit. Formed upon a semiconductor substrate is a silicon oxide insulator substrate layer which is formed through a Plasma Enhanced Chemical Vapor Deposition (PECVD) process. Upon the silicon oxide insulator substrate layer are formed multi-layer patterned metal stacks. The multi-layer patterned metal stacks have a top barrier metal layer formed from titanium nitride and a lower-lying conductor metal layer formed from an aluminum containing alloy. Formed selectively upon the portions of the silicon oxide insulator substrate layer exposed through the multi-layer patterned metal stacks and upon the edges of the aluminum containing alloy exposed through the multi-layer patterned metal stacks is a silicon oxide insulator spacer layer. The silicon oxide insulator spacer layer is formed through an ozone assisted Chemical Vapor Deposition (CVD) process employing Tetra Ethyl Ortho Silicate as the silicon source material. The silicon oxide insulator spacer layer is formed for a deposition time not exceeding an incubation time for forming the silicon oxide insulator spacer layer upon the top barrier metal layer formed from titanium nitride.

    摘要翻译: 一种用于在集成电路内的多层图案化金属堆叠之间选择性地沉积氧化硅绝缘体间隔层的方法。 形成在半导体衬底上的是通过等离子体增强化学气相沉积(PECVD)工艺形成的氧化硅绝缘体衬底层。 在氧化硅绝缘体衬底层形成多层图案化的金属叠层时。 多层图案化的金属堆叠具有由氮化钛形成的顶部阻挡金属层和由含铝合金形成的下部导体金属层。 在通过多层图案化的金属堆叠暴露的氧化硅绝缘体基底层的部分上并且通过多层图案化的金属堆叠暴露的含铝合金的边缘上选择性地形成氧化硅绝缘体间隔层。 氧化硅绝缘体间隔层通过使用四乙基正硅酸盐作为硅源材料的臭氧辅助化学气相沉积(CVD)工艺形成。 形成氧化硅绝缘体间隔层,用于在由氮化钛形成的顶部阻挡金属层上形成氧化硅绝缘体间隔层的沉积时间不超过孵育时间。

    Method for selectively depositing silicon oxide spacer layers
    2.
    发明授权
    Method for selectively depositing silicon oxide spacer layers 失效
    选择性沉积氧化硅间隔层的方法

    公开(公告)号:US5518959A

    公开(公告)日:1996-05-21

    申请号:US518706

    申请日:1995-08-24

    IPC分类号: H01L21/768 H01L21/283

    CPC分类号: H01L21/76801

    摘要: A method for selectively depositing a silicon oxide insulator spacer layer between multi-layer patterned metal stacks within an integrated circuit. Formed upon a semiconductor substrate is a silicon oxide insulator substrate layer which is formed through a Plasma Enhanced Chemical Vapor Deposition (PECVD) process. Upon the silicon oxide insulator substrate layer are formed multi-layer patterned metal stacks. The multi-layer patterned metal stacks have a top barrier metal layer formed from titanium nitride and a lower-lying conductor metal layer formed from an aluminum containing alloy. Formed selectively upon the portions of the silicon oxide insulator substrate layer exposed through the multi-layer patterned metal stacks and upon the edges of the aluminum containing alloy exposed through the multi-layer patterned metal stacks is a silicon oxide insulator spacer layer. The silicon oxide insulator spacer layer is formed through an ozone assisted Chemical Vapor Deposition (CVD) process employing Tetra Ethyl Ortho Silicate as the silicon source material. The silicon oxide insulator spacer layer is formed for a deposition time not exceeding an incubation time for forming the silicon oxide insulator spacer layer upon the top barrier metal layer formed from titanium nitride.

    摘要翻译: 一种用于在集成电路内的多层图案化金属堆叠之间选择性地沉积氧化硅绝缘体间隔层的方法。 形成在半导体衬底上的是通过等离子体增强化学气相沉积(PECVD)工艺形成的氧化硅绝缘体衬底层。 在氧化硅绝缘体衬底层形成多层图案化金属叠层时。 多层图案化的金属堆叠具有由氮化钛形成的顶部阻挡金属层和由含铝合金形成的下部导体金属层。 在通过多层图案化的金属堆叠暴露的氧化硅绝缘体基底层的部分上并且通过多层图案化的金属堆叠暴露的含铝合金的边缘上选择性地形成氧化硅绝缘体隔离层。 氧化硅绝缘体间隔层通过使用四乙基正硅酸盐作为硅源材料的臭氧辅助化学气相沉积(CVD)工艺形成。 形成氧化硅绝缘体间隔层,用于在由氮化钛形成的顶部阻挡金属层上形成氧化硅绝缘体间隔层的沉积时间不超过孵育时间。

    Sacrificial etchback layer for improved spin-on-glass planarization
    3.
    发明授权
    Sacrificial etchback layer for improved spin-on-glass planarization 失效
    牺牲回蚀层,用于改进旋涂玻璃平面化

    公开(公告)号:US5631197A

    公开(公告)日:1997-05-20

    申请号:US520595

    申请日:1995-08-30

    IPC分类号: H01L21/3105 H01L21/465

    CPC分类号: H01L21/31053

    摘要: A method for forming a sacrificial planarization layer over an SOG layer which provide a more planar final surface. A substrate is provided with a first insulating layer formed on its surface. A spin-on-glass (SOG) layer is formed over the first insulating layer. The SOG layer has a greater thickness towards the outer edge compared to the central area of the substrate. Next a sacrificial layer is formed over the SOG layer. The sacrificial layer, preferably formed of silicon oxide material, is formed so that the layer has a greater thickness towards the outside of the wafer than in the central area. Next, the sacrificial layer is etched away and portions of the SOG layer are etched. The etch rates of the sacrificial layer, the SOG layer and the first insulating layer are approximately equal so that the planar top SOG surface is transferred to the final top surface after the etch. The resulting surface is planar because the additional sacrificial layer thickness in the outside periphery compensated for the thinner SOG in on the periphery and the faster etch rate on the periphery.

    摘要翻译: 一种用于在SOG层上形成牺牲平坦化层的方法,其提供更平面的最终表面。 衬底上设有形成在其表面上的第一绝缘层。 在第一绝缘层上形成旋涂玻璃(SOG)层。 与衬底的中心区域相比,SOG层具有比外边缘更大的厚度。 接下来,在SOG层上形成牺牲层。 优选由氧化硅材料形成的牺牲层被形成为使得该层具有比在中心区域更大于晶片外部的厚度。 接下来,蚀刻掉牺牲层并蚀刻SOG层的部分。 牺牲层,SOG层和第一绝缘层的蚀刻速率大致相等,使得在蚀刻之后,平面顶部SOG表面被转移到最终的顶表面。 所得到的表面是平面的,因为在外围的额外牺牲层厚度补偿了周边较薄的SOG,并且外围蚀刻速率更快。

    Interconnect with composite barrier layers and method for fabricating the same
    4.
    发明申请
    Interconnect with composite barrier layers and method for fabricating the same 有权
    与复合阻挡层互连及其制造方法

    公开(公告)号:US20060027932A1

    公开(公告)日:2006-02-09

    申请号:US11240216

    申请日:2005-09-30

    IPC分类号: H01L23/48 H01L23/52

    CPC分类号: H01L21/76846

    摘要: Composite ALD-formed diffusion barrier layers. In a preferred embodiment, a composite conductive layer is composed of a diffusion barrier layer and/or a low-resistivity metal layer formed by atomic layer deposition (ALD) lining a damascene opening in dielectrics, serving as diffusion blocking and/or adhesion improvement. The preferred composite diffusion barrier layers are dual titanium nitride layers or dual tantalum nitride layers, triply laminar of tantalum, tantalum nitride and tantalum-rich nitride, or tantalum, tantalum nitride and tantalum, formed sequentially on the opening by way of ALD.

    摘要翻译: 复合ALD形成的扩散阻挡层。 在优选实施例中,复合导电层由扩散阻挡层和/或由电介质中的镶嵌开口衬底的原子层沉积(ALD)形成的低电阻金属层组成,用作扩散阻挡和/或粘附改善。 优选的复合扩散阻挡层是通过ALD在开口上依次形成的双氮化钛层或双氮化钽层,三层层状的钽,氮化钽和富钽的氮化物,或钽,氮化钽和钽。

    Process for polishing the top surface of a polysilicon gate
    5.
    发明授权
    Process for polishing the top surface of a polysilicon gate 有权
    抛光多晶硅栅极顶表面的工艺

    公开(公告)号:US06559040B1

    公开(公告)日:2003-05-06

    申请号:US09421517

    申请日:1999-10-20

    IPC分类号: H01L21302

    CPC分类号: H01L21/3212 H01L21/28035

    摘要: The process of polishing the top surface of a polysilicon gate electrode often results in significant loss of material before adequate smoothness is achieved. This problem is overcome in the present invention by laying down a thin layer of a dielectric on the surface of the polysilicon prior to the application of CMP. This provides a sacrificial layer that facilitates the polishing operation and results in a polysilicon surface that is both very smooth and achievable with minimum loss of polysilicon.

    摘要翻译: 抛光多晶硅栅电极的顶表面的过程通常在达到足够的平滑度之前导致材料的显着损失。 在本发明中通过在施加CMP之前在多晶硅的表面上放置介电层的薄层来克服该问题。 这提供了促进抛光操作的牺牲层,并且导致多晶硅表面非常平滑并且可以以最小的多晶硅损失实现。

    Method to reduce the damages of copper lines
    6.
    发明授权
    Method to reduce the damages of copper lines 有权
    减少铜线损坏的方法

    公开(公告)号:US06500753B2

    公开(公告)日:2002-12-31

    申请号:US09838209

    申请日:2001-04-20

    IPC分类号: H01L218238

    摘要: The invention teaches the addition of copper lines, these copper lines to be added to isolated copper lines or to selected copper lines within a collection of copper lines. The invention also teaches the addition of copper end caps to isolated copper lines or to selected copper lines within a collection of copper lines. The invention further teaches the widening of copper lines for isolated copper lines or selected copper lines within a collection of copper lines.

    摘要翻译: 本发明教导了铜线的添加,这些铜线被添加到隔离铜线或铜线集合内的选定铜线。 本发明还教导了将铜端盖添加到铜线集合中的隔离铜线或铜线。 本发明进一步教导了铜线集合中用于隔离铜线或选定铜线的铜线的扩大。

    Use of PE-SiON or PE-Oxide for contact or via photo and for defect reduction with oxide and w chemical-mechanical polish
    7.
    发明授权
    Use of PE-SiON or PE-Oxide for contact or via photo and for defect reduction with oxide and w chemical-mechanical polish 有权
    使用PE-SiON或PE氧化物进行接触或通过照相和氧化物和化学机械抛光剂进行缺陷还原

    公开(公告)号:US06458689B2

    公开(公告)日:2002-10-01

    申请号:US09818714

    申请日:2001-03-28

    IPC分类号: H01L214763

    摘要: A method forming a protective (SiON or PE-Ox) dielectric anti-reflective coating (DARC) over a dielectric layer after a chemical-mechanical polish dielectric layer planarization process and before a chemical-mechanical polish of a conductive layer used in a contact or via plug formation. A dielectric layer is chemical-mechanical polished thereby creating microscratches in the dielectric layer. The invention's protective SiON or PE-OX DARC layer is formed over the dielectric layer whereby the protective SiON or PE-OX DARC layer fills in the microscratches. A first opening is etched in he protective layer and the dielectric layer. A conductive layer is formed over the protective layer and fills the first opening. The conductive layer is chemical-mechanical polished to remove the conductive layer from over the protective layer and to form an interconnect filling the first opening. The protective SiON or PE-OX DARC layer is used as a CMP stop thereby preventing microscratches in the dielectric layer.

    摘要翻译: 在化学机械抛光介质层平坦化工艺之后和用于接触的导电层的化学机械抛光之前,在电介质层上形成保护性(SiON或PE-Ox)电介质抗反射涂层(DARC)的方法或 通过插塞形成。 电介质层被化学机械抛光,从而在电介质层中形成微细结构。 本发明的保护性SiON或PE-OX DARC层形成在电介质层上,由此保护性SiON或PE-OX DARC层填充在微细凹槽中。 在其保护层和电介质层中蚀刻第一开口。 导电层形成在保护层上并填充第一开口。 导电层被化学机械抛光以从保护层上方移除导电层并形成填充第一开口的互连。 使用保护性SiON或PE-OX DARC层作为CMP阻挡层,从而防止电介质层中的微细纹。

    Ozone-teos method for forming with attenuated surface sensitivity a silicon oxide dielectric layer upon a thermally oxidized silicon substrate layer
    8.
    发明授权
    Ozone-teos method for forming with attenuated surface sensitivity a silicon oxide dielectric layer upon a thermally oxidized silicon substrate layer 失效
    用于在热氧化硅衬底层上形成具有衰减表面灵敏度的氧化硅介电层的臭氧陶瓷方法

    公开(公告)号:US06245691B1

    公开(公告)日:2001-06-12

    申请号:US09086770

    申请日:1998-05-29

    IPC分类号: H01L2131

    摘要: A method for forming a silicon oxide dielectric layer within a microelectronics fabrication. There is first provided a silicon substrate layer employed within a microelectronics fabrication. There is then formed employing the silicon substrate a thermal silicon oxide layer through thermal oxidation of the silicon substrate layer. There is then formed upon the thermal silicon oxide layer a second silicon oxide layer formed through use of a thermal chemical vapor deposition (CVD) method employing ozone as an oxidant and tetraethylorthosilicate (TEOS) as a silicon source material. The thermal chemical vapor deposition (CVD) method also employs a reactor chamber pressure of from about 40 to about 80 torr. The second silicon oxide layer is formed with an attenuated surface sensitivity of the second silicon oxide layer with respect to the thermal silicon oxide layer. The method is particularly desirable when forming trench isolation regions within isolation trenches within silicon semiconductor substrates employed within integrated circuit microelectronics fabrications.

    摘要翻译: 一种在微电子制造中形成氧化硅介电层的方法。 首先提供在微电子制造中使用的硅衬底层。 然后通过硅衬底层的热氧化形成硅衬底热硅氧化物层。 然后在热氧化硅层上形成第二氧化硅层,该第二氧化硅层通过使用以臭氧作为氧化剂的热化学气相沉积(CVD)方法和作为硅源材料的原硅酸四乙酯(TEOS)形成。 热化学气相沉积(CVD)方法也采用约40至约80托的反应室压力。 第二氧化硅层形成有相对于热氧化硅层的第二氧化硅层的衰减的表面灵敏度。 当在集成电路微电子学制造中使用的硅半导体衬底内的隔离沟槽内形成沟槽隔离区域时,该方法是特别需要的。

    Shallow trench isolation process employing a BPSG trench fill
    9.
    发明授权
    Shallow trench isolation process employing a BPSG trench fill 有权
    采用BPSG沟槽填充的浅沟槽隔离工艺

    公开(公告)号:US6010948A

    公开(公告)日:2000-01-04

    申请号:US244879

    申请日:1999-02-05

    IPC分类号: H01L21/762

    CPC分类号: H01L21/76224

    摘要: A process for creating BPSG filled, shallow trench isolation regions, in a semiconductor substrate, has been developed. The process features the use of a BPSG layer with about 4 to 4.5 weight percent B.sub.2 O.sub.3, and about 4 to 4.5 weight percent P.sub.2 O.sub.5, in silicon oxide. This BPSG composition, when subjected to a high temperature anneal procedure, results in softening, or reflowing, of the BPSG layer, eliminating seams or voids, in the BPSG layer, that may have been present after BPSG deposition. The removal rate of BPSG, is lower than the removal rate of silicon oxide layer, in buffered HF solutions, thus allowing several buffered HF procedures to be performed without recessing of BPSG in the shallow trench. In addition this composition of BPSG performs as a gettering material for mobile ions, thus contributing to yield and reliability improvements, when used at the isolation region for MOSFET devices.

    摘要翻译: 已经开发了用于在半导体衬底中产生BPSG填充的浅沟槽隔离区的工艺。 该方法的特征在于在氧化硅中使用具有约4至4.5重量%的B 2 O 3和约4至4.5重量%的P 2 O 5的BPSG层。 当经过高温退火过程时,该BPSG组合物导致BPSG层的软化或回流,消除了在BPSG沉积后可能存在的BPSG层中的接缝或空隙。 BPSG的去除率低于缓冲HF溶液中氧化硅层的去除率,从而允许在浅沟槽中不进行BPSG的凹陷而执行几个缓冲的HF程序。 此外,BPSG的这种组合作为移动离子的吸气材料,当在MOSFET器件的隔离区域使用时,有助于提高产量和可靠性。

    Damascene method employing composite etch stop layer
    10.
    发明授权
    Damascene method employing composite etch stop layer 有权
    使用复合蚀刻停止层的镶嵌方法

    公开(公告)号:US07187084B2

    公开(公告)日:2007-03-06

    申请号:US10760905

    申请日:2004-01-20

    IPC分类号: H01L23/48 H01L23/52 H01L29/40

    摘要: A damascene structure is provided comprising a substrate, a lower intermetal dielectric layer over the substrate, an exposed conductive structure within the lower intermetal dielectric layer, a composite etch stop layer over the lower intermetal dielectric layer and the exposed conductive structure; the composite etch stop layer comprising a first lower sub-layer and a second upper sub-layer, an upper intermetal dielectric layer over the composite etch stop layer, a trench interconnection opening forming within the upper intermetal dielectric layer and the composite etch stop layer, the trench interconnection opening exposing the conductive structure, a barrier metal layer at least lining the trench interconnection opening. and a conductor plug within the trench interconnection opening, contacting the conductive structure. The upper surface of the barrier metal layer is coplanar with the upper surface of the conductor plug.

    摘要翻译: 提供一种镶嵌结构,其包括基底,在该基底上的下部金属间电介质层,该下部金属间电介质层内的暴露的导电结构,该下部金属间介电层上的复合蚀刻停止层和该暴露的导电结构; 所述复合蚀刻停止层包括第一下部子层和第二上部子层,复合蚀刻停止层上方的上部金属间介电层,在上部金属间介电层和复合蚀刻停止层中形成的沟槽互连开口, 所述沟槽互连开口暴露所述导电结构,至少衬垫所述沟槽互连开口的阻挡金属层。 以及沟槽互连开口内的导体插头,与导电结构接触。 阻挡金属层的上表面与导体插塞的上表面共面。