-
公开(公告)号:US10475662B2
公开(公告)日:2019-11-12
申请号:US16158316
申请日:2018-10-12
Inventor: Feng-Yi Chang , Wei-Hsin Liu , Ying-Chih Lin , Jui-Min Lee , Gang-Yi Lin , Fu-Che Lee
IPC: H01L21/311 , H01L21/308 , H01L27/105 , H01L21/033
Abstract: A method of forming a semiconductor memory device includes following steps. First of all, a target layer is provided, and a mask structure is formed on the target layer, with the mask structure including a first mask layer a sacrificial layer and a second mask layer. The first mask layer and the second mask layer include the same material but in different containing ratio. Next, the second mask layer and the sacrificial layer are patterned, to form a plurality of mandrels. Then, a plurality of spacer patterns are formed to surround the mandrels, and then transferred into the first mask layer to form a plurality of opening not penetrating the first mask layer. Finally, the first mask layer is used as a mask to etch the target layer, to form a plurality of target patterns.
-
公开(公告)号:US20180190658A1
公开(公告)日:2018-07-05
申请号:US15859766
申请日:2018-01-02
Inventor: Mei-Ling Chen , Wei-Hsin Liu , Yi-Wei Chen , Chia-Lung Chang , Jui-Min Lee , Ching-Hsiang Chang , Tzu-Chin Wu , Shih-Fang Tzou
IPC: H01L27/108 , H01L21/768 , H01L21/02
CPC classification number: H01L21/76834 , H01L21/02112 , H01L21/02164 , H01L21/0217 , H01L21/0228 , H01L21/02348 , H01L21/76825 , H01L21/823475 , H01L27/10817 , H01L27/10823 , H01L27/10852 , H01L27/10894 , H01L27/10897 , H01L28/87 , H01L28/91
Abstract: The present invention provides a method for fabricating a semiconductor device, comprising at least the steps of: providing a substrate in which a memory region and a peripheral region are defined, the memory region includes a plurality of memory cells, each memory cell includes at least a first transistor and a capacitor, the peripheral region compress a second transistor, a first insulating layer is formed within the memory region and the peripheral region by an atomic layer deposition process, covering the capacitor of the memory cells in the memory region and the second transistor in the peripheral region, and a second insulating layer is formed, overlying the first insulating layer and the peripheral region. Finally, a contact structure is formed within the second insulating layer, and electrically connecting the second transistor.
-
公开(公告)号:US20190206982A1
公开(公告)日:2019-07-04
申请号:US16297733
申请日:2019-03-11
Inventor: Tzu-Chin Wu , Wei-Hsin Liu , Yi-Wei Chen , Chia-Lung Chang , Jui-Min Lee , Po-Chun Chen , Li-Wei Feng , Ying-Chiao Wang , Wen-Chieh Lu , Chien-Ting Ho , Tsung-Ying Tsai , Kai-Ping Chen
IPC: H01L49/02 , H01L27/108 , H01L29/94
Abstract: A semiconductor memory device includes a semiconductor substrate, a first support layer, a first electrode, a capacitor dielectric layer, and a second electrode. The first support layer is disposed on the semiconductor substrate. The first electrode is disposed on the semiconductor substrate and penetrates the first support layer. The capacitor dielectric layer is disposed on the first electrode. The second electrode is disposed on the semiconductor substrate, and at least a part of the capacitor dielectric layer is disposed between the first electrode and the second electrode. The first support layer includes a carbon doped nitride layer, and a carbon concentration of a bottom portion of the first support layer is higher than a carbon concentration of a top portion of the first support layer.
-
公开(公告)号:US20180190488A1
公开(公告)日:2018-07-05
申请号:US15859750
申请日:2018-01-02
Inventor: Mei-Ling Chen , Wei-Hsin Liu , Yi-Wei Chen , Ching-Hsiang Chang , Jui-Min Lee , Chia-Lung Chang , Tzu-Chin Wu , Shih-Fang Tzou
IPC: H01L21/02
CPC classification number: H01L21/02532 , H01L21/02422 , H01L21/02592 , H01L21/0262 , H01L21/02664
Abstract: The present invention provides a method for forming an amorphous silicon multiple layer structure, the method comprises the flowing steps: first, a substrate material layer is provided, next, a first amorphous silicon layer is formed on the substrate material layer, wherein the first amorphous silicon layer includes a plurality of hydrogen atoms disposed therein, afterwards, an UV curing process is performed to the first amorphous silicon layer, so as to remove the hydrogen atoms from the first amorphous silicon layer, finally, a second amorphous silicon layer is formed on the first amorphous silicon layer.
-
公开(公告)号:US09754943B1
公开(公告)日:2017-09-05
申请号:US15272425
申请日:2016-09-21
Inventor: Kai-Jiun Chang , Yi-Wei Chen , Tsun-Min Cheng , Chih-Chieh Tsai , Wei-Hsin Liu , Jui-Min Lee , Chia-Lung Chang
IPC: H01L21/336 , H01L21/8242 , H01L27/108 , H01L23/528 , H01L23/532 , H01L29/06
CPC classification number: H01L27/10808 , H01L23/528 , H01L23/53271 , H01L23/53295 , H01L27/10823 , H01L27/10876
Abstract: A dynamic random access memory (DRAM) device includes a substrate, plural word lines and plural bit lines. The word lines are disposed in the substrate along a first trench extending along a first direction. Each of the word lines includes a multi-composition barrier layer, wherein the multi-composition barrier layer includes TiSixNy with x and y being greater than 0 and the multi-composition barrier layer is silicon-rich at a bottom portion thereof and is nitrogen-rich at a top portion thereof. The bit lines are disposed over the word lines and extended along a second direction across the first direction.
-
公开(公告)号:US10340278B1
公开(公告)日:2019-07-02
申请号:US15885729
申请日:2018-01-31
Inventor: Wei-Hsin Liu , Cheng-Hsu Huang , Jui-Min Lee , Yi-Wei Chen
IPC: H01L23/48 , H01L27/108 , H01L23/528 , H01L21/3205 , H01L21/768 , H01L21/285 , H01L23/532
CPC classification number: H01L27/10894 , H01L21/28556 , H01L21/32053 , H01L21/32055 , H01L21/7685 , H01L21/76856 , H01L21/76864 , H01L21/76879 , H01L23/528 , H01L23/53266 , H01L23/53271 , H01L23/5329 , H01L27/10823 , H01L27/10885 , H01L27/10888 , H01L27/10897
Abstract: A semiconductor memory device includes a semiconductor substrate and a patterned conductive structure. The patterned conductive structure is disposed on the semiconductor substrate. The patterned conductive structure includes a first silicon conductive layer, a second silicon conductive layer, an interface layer, a barrier layer, and a metal conductive layer. The second silicon conductive layer is disposed on the first silicon conductive layer. The interface layer is disposed between the first silicon conductive layer and the second silicon conductive layer, and the interface layer includes oxygen. The barrier layer is disposed on the second silicon conductive layer. The metal conductive layer is disposed on the barrier layer.
-
公开(公告)号:US10276650B2
公开(公告)日:2019-04-30
申请号:US15927103
申请日:2018-03-21
Inventor: Tzu-Chin Wu , Wei-Hsin Liu , Yi-Wei Chen , Chia-Lung Chang , Jui-Min Lee , Po-Chun Chen , Li-Wei Feng , Ying-Chiao Wang , Wen-Chieh Lu , Chien-Ting Ho , Tsung-Ying Tsai , Kai-Ping Chen
IPC: H01L27/108 , H01L49/02 , H01L29/94
Abstract: A semiconductor memory device includes a semiconductor substrate, a first support layer, a first electrode, a capacitor dielectric layer, and a second electrode. The first support layer is disposed on the semiconductor substrate. The first electrode is disposed on the semiconductor substrate and penetrates the first support layer. The capacitor dielectric layer is disposed on the first electrode. The second electrode is disposed on the semiconductor substrate, and at least a part of the capacitor dielectric layer is disposed between the first electrode and the second electrode. The first support layer includes a carbon doped nitride layer, and a carbon concentration of a bottom portion of the first support layer is higher than a carbon concentration of a top portion of the first support layer.
-
8.
公开(公告)号:US20180190662A1
公开(公告)日:2018-07-05
申请号:US15854825
申请日:2017-12-27
Inventor: Tzu-Chin Wu , Wei-Hsin Liu , Yi-Wei Chen , Mei-Ling Chen , Chia-Lung Chang , Ching-Hsiang Chang , Jui-Min Lee , Tsun-Min Cheng , Lin-Chen Lu , Shih-Fang Tzou , Kai-Jiun Chang , Chih-Chieh Tsai , Tzu-Chieh Chen , Chia-Chen Wu
IPC: H01L27/108 , H01L21/033 , H01L23/532 , H01L23/528 , H01L21/768 , H01L21/285
CPC classification number: H01L27/10885 , H01L21/0332 , H01L21/0337 , H01L21/28568 , H01L21/32139 , H01L21/76846 , H01L21/76877 , H01L23/528 , H01L23/53266 , H01L23/53271 , H01L27/10823 , H01L27/10876
Abstract: A method of forming a bit line gate structure of a dynamic random access memory (DRAM) includes the following. A hard mask layer is formed on a metal stack by a chemical vapor deposition process importing nitrogen (N2) gases and then importing amonia (NH3) gases. The present invention also provides a bit line gate structure of a dynamic random access memory (DRAM) including a metal stack and a hard mask. The metal stack includes a polysilicon layer, a titanium layer, a titanium nitride layer, a first tungsten nitride layer, a tungsten layer and a second tungsten nitride layer stacked from bottom to top. The hard mask is disposed on the metal stack.
-
公开(公告)号:US20140256115A1
公开(公告)日:2014-09-11
申请号:US14285645
申请日:2014-05-23
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Chien Liu , Chia-Lung Chang , Jei-Ming Chen , Jui-Min Lee , Yuh-Min Lin
IPC: H01L21/762
CPC classification number: H01L21/76224 , H01L29/0649
Abstract: A semiconductor structure is located in a recess of a substrate. The semiconductor structure includes a liner, a silicon rich layer and a filling material. The liner is located on the surface of the recess. The silicon rich layer is located on the liner. The filling material is located on the silicon rich layer and fills the recess. Furthermore, a semiconductor process forming said semiconductor structure is also provided.
Abstract translation: 半导体结构位于衬底的凹部中。 半导体结构包括衬垫,富硅层和填充材料。 衬垫位于凹槽的表面上。 富硅层位于衬套上。 填充材料位于富硅层上并填充凹槽。 此外,还提供了形成所述半导体结构的半导体工艺。
-
公开(公告)号:US20140213034A1
公开(公告)日:2014-07-31
申请号:US13752408
申请日:2013-01-29
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chia-Lung Chang , Chih-Chien Liu , Jei-Ming Chen , Wen-Yi Teng , Jui-Min Lee , Keng-Jen Lin , Chin-Fu Lin
IPC: H01L21/762
CPC classification number: H01L21/76224 , H01L21/76232
Abstract: A method for forming an isolation structure includes the following steps. A hard mask layer is formed on a substrate and a trench is formed in the substrate and the hard mask layer. A protective layer is formed to cover the trench and the hard mask layer. A first isolation material is filled into the trench. An etching process is performed to etch back part of the first isolation material.
Abstract translation: 形成隔离结构的方法包括以下步骤。 在基板上形成硬掩模层,并且在基板和硬掩模层中形成沟槽。 形成保护层以覆盖沟槽和硬掩模层。 第一隔离材料被填充到沟槽中。 执行蚀刻工艺以蚀刻第一隔离材料的一部分。
-
-
-
-
-
-
-
-
-