Composite core structure for high efficiency writer
    1.
    发明授权
    Composite core structure for high efficiency writer 失效
    复合芯结构为高效率作者

    公开(公告)号:US06417990B1

    公开(公告)日:2002-07-09

    申请号:US09639700

    申请日:2000-08-16

    IPC分类号: G11B5147

    摘要: A magnetic transducing head having an air bearing surface has a bottom shield, a shared pole, a read element, a substantially planar composite top pole; and a conductive coil. The read element is positioned between the bottom shield and the shared pole. The top pole is formed of high magnetic moment pole tip portion and a high resistivity yoke portion. The pole tip portion of the top pole is substantially coplanar with the yoke portion of the top pole. The pole tip portion of the top pole is separated from the shared pole at the air bearing surface by a write gap, while the yoke portion of the top pole is in contact with the shared pole opposite the air bearing surface. At least a portion of the conductive coil is positioned between the shared pole and the top pole.

    摘要翻译: 具有空气轴承表面的磁转换头具有底部屏蔽,共享极,读取元件,基本上平面的复合顶部极; 和导电线圈。 读取元件位于底部屏蔽和共享极之间。 顶极由高磁矩极尖部分和高电阻率磁轭部分形成。 顶极的极尖部分与顶极的轭部基本共面。 顶极的极尖部分通过写入间隙与空气轴承表面的共享极分离,而顶极的轭部与与空气支承表面相对的共享极接触。 导电线圈的至少一部分位于共享极和顶极之间。

    Method and System for Providing Contact to a First Polysilicon Layer in a Flash Memory Device
    2.
    发明申请
    Method and System for Providing Contact to a First Polysilicon Layer in a Flash Memory Device 有权
    用于在闪存器件中提供与第一多晶硅层的接触的方法和系统

    公开(公告)号:US20120302017A1

    公开(公告)日:2012-11-29

    申请号:US13566741

    申请日:2012-08-03

    IPC分类号: H01L21/336

    摘要: A method and system for providing at least one contact in a flash memory device is disclosed. The flash memory device includes a plurality of gate stacks and at lease one component including a polysilicon layer as a top surface. The method and system further include forming a silicide on the top surface of the polysilicon layer and providing an insulating layer covering the plurality of gate stacks, the at least one component and the silicide. The method and system also include etching the insulating layer to provide at least one contact hole. The insulating layer etching step uses the silicide as an etch stop layer to ensure that the insulating etching step does not etch through the polysilicon layer. The method and system also include filling the at least one contact hole with a conductor.

    摘要翻译: 公开了一种用于在闪速存储器件中提供至少一个触点的方法和系统。 闪速存储器件包括多个栅极堆叠,并且至少包括一个包括多晶硅层作为顶表面的部件。 该方法和系统还包括在多晶硅层的顶表面上形成硅化物,并提供覆盖多个栅叠层,至少一个元件和硅化物的绝缘层。 该方法和系统还包括蚀刻绝缘层以提供至少一个接触孔。 绝缘层蚀刻步骤使用硅化物作为蚀刻停止层,以确保绝缘蚀刻步骤​​不会蚀刻穿过多晶硅层。 该方法和系统还包括用导体填充至少一个接触孔。

    METHODS FOR ACTIVE BOOSTING TO MINIMIZE CAPACITIVE COUPLING EFFECT BETWEEN ADJACENT GATES OF FLASH MEMORY DEVICES
    4.
    发明申请
    METHODS FOR ACTIVE BOOSTING TO MINIMIZE CAPACITIVE COUPLING EFFECT BETWEEN ADJACENT GATES OF FLASH MEMORY DEVICES 有权
    用于主动加速以最小化闪存存储器件相邻栅极之间的电容耦合效应的方法

    公开(公告)号:US20080144384A1

    公开(公告)日:2008-06-19

    申请号:US12031640

    申请日:2008-02-14

    IPC分类号: G11C16/06

    摘要: A NAND flash memory device incorporates a unique booster plate design. The booster plate is biased during read and program operations and the coupling to the floating gates in many cases reduces the voltage levels necessary to program and read the charge stored in the gates. The booster plate also shields against unwanted coupling between floating gates. Self boosting, local self boosting, and erase area self boosting modes used with the unique booster plate further improve read/write reliability and accuracy. A more compact and reliable memory device can hence be realized according to the present invention.

    摘要翻译: NAND闪存器件采用独特的增压板设计。 升压板在读取和编程操作期间被偏置,并且在许多情况下与浮动栅极的耦合降低了编程和读取存储在栅极中的电荷所需的电压电平。 升压板还屏蔽浮动栅极之间的不必要的耦合。 自升压,局部自升压,以及独特升压板使用的擦除区域自升压模式,进一步提高了读/写可靠性和精度。 因此,根据本发明可以实现更紧凑和可靠的存储器件。

    Over-writing data in a recording system
    5.
    发明授权
    Over-writing data in a recording system 有权
    在录音系统中重写数据

    公开(公告)号:US07167330B2

    公开(公告)日:2007-01-23

    申请号:US11100162

    申请日:2005-04-06

    IPC分类号: G11B5/03

    摘要: A recording system stores recording cycle information identifying the parameters for recording user data on a particular data sector. During a subsequent operation, the recording system employs the recording cycle information to select a different set of parameters for recording new user data at the particular data sector. One of the parameters might identify a recorded pattern in a balance pad at the data sector, and another one of the parameters might identify a scrambler seed value. By employing a different set of recording parameters for each occurrence of recording user data at the particular sector, sample timing of, for example, a read channel might be based on an average of easy and hard transitions.

    摘要翻译: 记录系统存储识别用于在特定数据扇区上记录用户数据的参数的记录周期信息。 在随后的操作期间,记录系统采用记录周期信息来选择用于在特定数据扇区记录新用户数据的不同参数集合。 参数中的一个可以识别数据扇区中的平衡衬垫中的记录模式,另一个参数可以识别加扰器种子值。 通过对特定扇区的记录用户数据的每次出现采用不同的记录参数集合,例如读通道的采样定时可以基于简单和硬转换的平均值。

    Method of forming poly insulator poly capacitors by using a self-aligned salicide process
    6.
    发明授权
    Method of forming poly insulator poly capacitors by using a self-aligned salicide process 失效
    通过使用自对准自对准硅化物工艺形成多晶硅绝缘体聚电容器的方法

    公开(公告)号:US07141469B2

    公开(公告)日:2006-11-28

    申请号:US10967198

    申请日:2004-10-19

    IPC分类号: H01L21/8238

    CPC分类号: H01L28/60 H01L27/0629

    摘要: A method of forming poly insulator poly capacitors by using self-aligned salicide process for mixed mode analog devices. These capacitors are formed in the self-aligned salicide process as stacked poly insulator poly (PIP) capacitors. In the self-aligned salicide process, a self-aligned salicide block process is needed to protect the the salicide formation process from electrostatic discharge (ESD) devices such as resistors or capacitors. The oxide layer of the self-aligned salicide block is used as the dielectric layer of the capacitors to form the PIP capacitor. Therefore, some process steps are omitted due to the formation of the PIP capacitors.

    摘要翻译: 通过对混合模式模拟装置使用自对准自对准硅化物工艺形成多晶硅绝缘体多晶硅电容器的方法。 这些电容器在自对准的自对准硅化物工艺中形成为堆叠的多晶硅绝缘体聚(PIP)电容器。 在自对准的自对准硅化物工艺中,需要自对准的自对准硅化物阻挡工艺来保护自对准硅化物形成工艺免受例如电阻器或电容器的静电放电(ESD)器件的影响。 自对准硅化物块的氧化物层用作电容器的电介质层以形成PIP电容器。 因此,由于形成PIP电容器,省略了一些处理步骤。

    Impedance-matched write circuit with shunted matching resistor
    7.
    发明申请
    Impedance-matched write circuit with shunted matching resistor 有权
    具有分流匹配电阻的阻抗匹配写电路

    公开(公告)号:US20050174668A1

    公开(公告)日:2005-08-11

    申请号:US10776701

    申请日:2004-02-11

    申请人: Hao Fang Cameron Rabe

    发明人: Hao Fang Cameron Rabe

    IPC分类号: G11B5/00 G11B5/012 G11B5/09

    CPC分类号: G11B5/012 G11B2005/0013

    摘要: An impedance matched write circuit is provided that shunts one or more matching resistors. The impedance matched write circuit includes an interconnect for connecting to a write head and at least one resistor between a control voltage and the interconnect for impedance matching to the interconnect. A transistor can be connected across the resistor to shunt current that would otherwise pass through the resistor during an overshoot mode. The transistor may be a PMOS transistor or a combination of PMOS and NMOS transistors. A gate voltage of the transistor is controlled by a source such that the transistor is turned on in an overshoot mode and turned off during a steady state mode.

    摘要翻译: 提供阻抗匹配写电路,其分流一个或多个匹配电阻器。 阻抗匹配写入电路包括用于连接到写入头的互连和用于与互连的阻抗匹配的控制电压和互连之间的至少一个电阻器。 晶体管可以跨过电阻连接,以分流电流,否则在过冲模式下电流将通过电阻。 晶体管可以是PMOS晶体管或PMOS和NMOS晶体管的组合。 晶体管的栅极电压由源极控制,使得晶体管以过冲模式导通,并在稳态模式期间截止。

    Semiconductor device having reduced field oxide recess and method of fabrication
    8.
    发明授权
    Semiconductor device having reduced field oxide recess and method of fabrication 失效
    具有减小的场氧化物凹陷的半导体器件和制造方法

    公开(公告)号:US06492229B2

    公开(公告)日:2002-12-10

    申请号:US09729516

    申请日:2000-12-04

    IPC分类号: H01L218247

    摘要: A semiconductor device having reduced field oxide recess and method of fabrication is disclosed. The method of fabricating the semiconductor device begins by performing an HF dip process on a substrate after field oxidation followed by performing a select gate oxidation. Thereafter, a core implant and a field implant are performed. After the implants, a tunnel oxide mask is deposited. The select gate oxide is then etched in areas uncovered by the tunnel oxide mask, and tunnel oxidation is performed.

    摘要翻译: 公开了一种具有减小的场氧化物凹陷和制造方法的半导体器件。 制造半导体器件的方法是通过在场氧化之后对衬底进行HF浸渍法,然后进行选择栅极氧化而开始的。 此后,进行核心植入和场植入。 在植入物之后,沉积隧道氧化物掩模。 然后在不被隧道氧化物掩模覆盖的区域中蚀刻选择栅极氧化物,并且执行隧道氧化。

    Type-1 polysilicon electrostatic discharge transistors
    9.
    发明授权
    Type-1 polysilicon electrostatic discharge transistors 失效
    1型多晶硅静电放电晶体管

    公开(公告)号:US06448593B1

    公开(公告)日:2002-09-10

    申请号:US09491532

    申请日:2000-01-26

    IPC分类号: H01L2902

    摘要: The present invention provides a method and apparatus for providing a polysilicon type-1 ESD transistor in a flash memory chip. The method and apparatus include providing a select gate transistor that includes a gate, a floating gate, a medium doped junction, and a source and drain. The method and apparatus further include forming the source and drain by performing a lightly doped drain (LDD) mask and etch, performing a LDD spacer deposition and LDD spacer etch, and performing a N+ implant mask and a N+ implant.

    摘要翻译: 本发明提供一种用于在闪存芯片中提供多晶硅型1型ESD晶体管的方法和装置。 该方法和装置包括提供包括栅极,浮动栅极,中等掺杂结以及源极和漏极的选择栅极晶体管。 所述方法和装置还包括通过执行轻掺杂漏极(LDD)掩模和蚀刻,执行LDD间隔物沉积和LDD间隔物蚀刻以及执行N +注入掩模和N +注入来形成源极和漏极。

    Method for monitoring second gate over-etch in a semiconductor device

    公开(公告)号:US06323047B1

    公开(公告)日:2001-11-27

    申请号:US09368247

    申请日:1999-08-03

    IPC分类号: H01L2166

    摘要: The present invention provides a method for monitoring for a second gate over etch in a flash memory device. The method includes providing at least one select transistor stack structure in the core area of the substrate and at least one monitor structure in the monitor area of the substrate; determining a thickness of a select gate layer of the at least one monitor structure; and determining if a second gate over etch occurred upon the thickness of the select gate layer of the at least one monitor structure. The select gate layer of the monitor structure is the same select gate layer of the select transistor stack structure. The select gate thickness of the select transistor stack structure may be determined by measuring the thickness at the monitor structure. This measurement is possible at the monitor area because the monitor structures are placed far enough apart to support measuring instruments. With the method in accordance with the present invention, a second gate over etch and its extent can be monitored without destroying the device. The method requires less time than conventional monitoring methods and is also less costly.