METHODS, DEVICES, AND SYSTEMS RELATING TO A MEMORY CELL HAVING A FLOATING BODY
    1.
    发明申请
    METHODS, DEVICES, AND SYSTEMS RELATING TO A MEMORY CELL HAVING A FLOATING BODY 审中-公开
    与具有浮动体的记忆体相关的方法,装置和系统

    公开(公告)号:WO2010111072A2

    公开(公告)日:2010-09-30

    申请号:PCT/US2010/027507

    申请日:2010-03-16

    CPC classification number: H01L27/10802 H01L27/1203 H01L29/66833 H01L29/7841

    Abstract: Methods, devices, and systems are disclosed for a memory cell having a floating body. A memory cell may include a transistor over an insulation layer and including a source, and a drain. The memory cell may also include a floating body including a first region positioned between the source and the drain, a second region positioned remote from each of the source and drain, and a passage and extending through the insulation layer and coupling the first region to the second region. Additionally, the memory cell includes a bias gate at least partially surrounding the second region and configured for operably coupling to a bias voltage. Furthermore, the memory cell may include a plurality of dielectric layers, wherein each outer vertical surface of the second region has a dielectric layer of the plurality adjacent thereto.

    Abstract translation: 公开了具有浮体的存储单元的方法,装置和系统。 存储单元可以包括绝缘层上的晶体管,并且包括源极和漏极。 存储单元还可以包括浮动体,其包括位于源极和漏极之间的第一区域,远离源极和漏极中的每一个定位的第二区域,以及通过并延伸穿过绝缘层的第二区域,并将第一区域耦合到 第二区。 另外,存储器单元包括偏置栅极,至少部分地围绕第二区域并且被配置为可操作地耦合到偏置电压。 此外,存储单元可以包括多个电介质层,其中第二区域的每个外垂直表面具有与其相邻的多个电介质层。

    CHARGE STORAGE APPARATUS, SYSTEMS AND METHODS
    4.
    发明申请
    CHARGE STORAGE APPARATUS, SYSTEMS AND METHODS 审中-公开
    充电储存装置,系统和方法

    公开(公告)号:WO2012116207A2

    公开(公告)日:2012-08-30

    申请号:PCT/US2012/026358

    申请日:2012-02-23

    Abstract: Methods of forming multi-tiered semiconductor devices are described, along with apparatus and systems that include them. In one such method, an opening is formed in a tier of semiconductor material and a tier of dielectric. A portion of the tier of semiconductor material exposed by the opening is processed so that the portion is doped differently than the remaining semiconductor material in the tier. At least substantially all of the remaining semiconductor material of the tier is removed, leaving the differently doped portion of the tier of semiconductor material as a charge storage structure. A tunneling dielectric is formed on a first surface of the charge storage structure and an an intergate dielectric is formed on a second surface of the charge storage structure. Additional embodiments are also described.

    Abstract translation: 描述形成多层半导体器件的方法以及包括它们的装置和系统。 在一种这样的方法中,在半导体材料层和电介质层中形成开口。 通过开口暴露的半导体材料层的一部分被处理,使得该部分与该层中剩余的半导体材料不同地掺杂。 至少基本上所有剩余的层的半导体材料被去除,留下半导体材料层的不同掺杂部分作为电荷存储结构。 在电荷存储结构的第一表面上形成隧道电介质,并且在电荷存储结构的第二表面上形成隔间电介质。 还描述了另外的实施例。

    INTEGRATED ASSEMBLIES HAVING TRANSISTOR BODY REGIONS COUPLED TO CARRIER-SINK-STRUCTURES; AND METHODS OF FORMING INTEGRATED ASSEMBLIES

    公开(公告)号:WO2020181049A1

    公开(公告)日:2020-09-10

    申请号:PCT/US2020/021115

    申请日:2020-03-05

    Abstract: Some embodiments include an integrated assembly having a carrier-sink-structure, and having digit lines over the carrier-sink-structure. Transistor body regions are over the digit lines. Extensions extend from the carrier-sink-structure to the transistor body regions. The extensions are configured to drain excess carriers from the transistor body regions. Lower source/drain regions are between the transistor body regions and the digit lines, and are coupled with the digit lines. Upper source/drain regions are over the transistor body regions, and are coupled with storage elements. Gates are adjacent the transistor body regions. The transistor body regions, lower source/drain regions and upper source/drain regions are together comprised a plurality of transistors. The transistors and the storage elements are together comprised by a plurality of memory cells of a memory array. Some embodiments include methods of forming integrated assemblies.

    METHODS OF FORMING DEVICES USING ASPECT RATIO DEPENDENT ETCHING EFFECTS, AND RELATED DEVICES, MEMORY DEVICES, AND ELECTRONIC SYSTEMS

    公开(公告)号:WO2020040954A1

    公开(公告)日:2020-02-27

    申请号:PCT/US2019/044286

    申请日:2019-07-31

    Abstract: A method of forming a device comprises forming a patterned masking material comprising parallel structures and parallel trenches extending at a first angle from about 30º to about 75º relative to a lateral direction. A mask is provided over the patterned masking material and comprises additional parallel structures and parallel apertures extending at a second, different angle from about 0º to about 90º relative to the lateral direction. The patterned masking material is further patterned using the mask to form a patterned masking structure comprising elongate structures separated by the parallel trenches and additional parallel trenches. Exposed portions of a hard mask material underlying the patterned masking structure are subjected to ARDE to form a patterned hard mask material. Exposed portions of a semiconductive material underlying the patterned hard mask material are removed to form semiconductive pillar structures. Devices and electronic systems are also described.

    METHODS, STRUCTURES AND DEVICES FOR INCREASING MEMORY DENSITY
    9.
    发明申请
    METHODS, STRUCTURES AND DEVICES FOR INCREASING MEMORY DENSITY 审中-公开
    用于增加存储密度的方法,结构和设备

    公开(公告)号:WO2011053731A2

    公开(公告)日:2011-05-05

    申请号:PCT/US2010/054564

    申请日:2010-10-28

    Abstract: Non volatile memory devices comprising a memory string including a plurality of vertically superimposed diodes. Each of the diodes may be arranged at different locations along a length of the electrode and may be spaced apart from adjacent diodes by a dielectric material. The electrode may electrically couple the diodes of the memory strings to one another and to another memory device, such as, a MOSFET device. Methods of forming the non volatile memory devices as well as intermediate structures are also disclosed.

    Abstract translation: 包括包含多个垂直叠加二极管的存储器串的非易失性存储器件。 每个二极管可以布置在沿着电极的长度的不同位置处,并且可以通过电介质材料与相邻的二极管间隔开。 电极可以将存储串的二极管彼此电耦合并且耦合到另一个存储器器件,例如MOSFET器件。 还公开了形成非易失性存储器件的方法以及中间结构。

Patent Agency Ranking