-
公开(公告)号:WO2007021639A2
公开(公告)日:2007-02-22
申请号:PCT/US2006/030703
申请日:2006-08-07
Applicant: ZIPTRONIX, INC. , ENQUIST, Paul, M. , FOUNTAIN, Gaius, Gillman, Jr. , TONG, Qin-Yi
Inventor: ENQUIST, Paul, M. , FOUNTAIN, Gaius, Gillman, Jr. , TONG, Qin-Yi
IPC: H01L21/4763
CPC classification number: H01L21/76838 , H01L21/76898 , H01L23/481 , H01L24/02 , H01L24/81 , H01L24/94 , H01L24/97 , H01L25/0657 , H01L25/50 , H01L27/0688 , H01L2224/0401 , H01L2224/81121 , H01L2224/81201 , H01L2224/8123 , H01L2224/81801 , H01L2224/81894 , H01L2224/81931 , H01L2224/83894 , H01L2224/9202 , H01L2224/97 , H01L2225/06513 , H01L2225/06541 , H01L2924/01002 , H01L2924/01004 , H01L2924/01005 , H01L2924/01006 , H01L2924/01007 , H01L2924/01013 , H01L2924/01014 , H01L2924/01015 , H01L2924/01018 , H01L2924/01019 , H01L2924/0102 , H01L2924/01022 , H01L2924/01023 , H01L2924/01027 , H01L2924/01028 , H01L2924/01029 , H01L2924/01033 , H01L2924/01042 , H01L2924/01046 , H01L2924/01049 , H01L2924/0105 , H01L2924/01055 , H01L2924/01059 , H01L2924/01073 , H01L2924/01074 , H01L2924/01075 , H01L2924/01077 , H01L2924/01078 , H01L2924/01079 , H01L2924/01082 , H01L2924/014 , H01L2924/04941 , H01L2924/04953 , H01L2924/05042 , H01L2924/10329 , H01L2924/12044 , H01L2924/14 , H01L2924/19043 , H01L2924/3025 , H01L2224/81
Abstract: A method of three-dimensionally integrating elements such as singulated die or wafers and an integrated structure having connected elements such as singulated dies or wafers. Either or both of the die and wafer may have semiconductor devices formed therein. A first element having a first contact structure is bonded to a second element having a second contact structure. First and second contact structures can be exposed at bonding and electrically interconnected as a result of the bonding. A via may be etched and filled after bonding to expose and form an electrical interconnect to interconnected first and second contact structures and provide electrical access to this interconnect from a surface. Alternatively, first and/or second contact structures are not exposed at bonding, and a via is etched and filled after bonding to electrically interconnect first and second contact structures and provide electrical access to interconnected first and second contact structure to a surface. Also, a device may be formed in a first substrate, the device being disposed in a device region of the first substrate and having a first contact structure. A via may be etched, or etched and filled, through the device region and into the first substrate before bonding and the first substrate thinned to expose the via, or filled via after bonding.
Abstract translation: 三维集成元件如单模或晶片的方法以及具有连接元件如单个模具或晶片的集成结构。 芯片和晶片中的任一个或两者可以具有形成在其中的半导体器件。 具有第一接触结构的第一元件被结合到具有第二接触结构的第二元件。 第一和第二接触结构可以在结合时暴露,并且由于接合而电连接。 可以在接合之后蚀刻和填充通孔,以暴露并形成互连的第一和第二接触结构的电互连,并提供从表面到该互连的电接入。 或者,第一接触结构和/或第二接触结构在接合时不暴露,并且在接合之后蚀刻并填充通孔以将第一和第二接触结构电互连并且提供对互连的第一和第二接触结构到表面的电接触。 此外,器件可以形成在第一衬底中,该器件设置在第一衬底的器件区域中并且具有第一接触结构。 通孔可以在结合之前被蚀刻或蚀刻和填充穿过器件区域并进入第一衬底,并且第一衬底被稀释以暴露通孔,或者在结合之后填充通孔。
-
公开(公告)号:WO2014036407A1
公开(公告)日:2014-03-06
申请号:PCT/US2013/057536
申请日:2013-08-30
Applicant: ENQUIST, Paul, M. , FOUNTAIN, Gaius, Gillman, Jr.
Inventor: ENQUIST, Paul, M. , FOUNTAIN, Gaius, Gillman, Jr.
IPC: H01L21/30
CPC classification number: H01L25/0657 , H01L21/2007 , H01L21/6835 , H01L21/76898 , H01L23/49866 , H01L24/32 , H01L24/83 , H01L25/50 , H01L2221/68359 , H01L2224/29147 , H01L2224/29155 , H01L2224/83053 , H01L2224/83201 , H01L2225/06541 , H01L2924/0002 , H01L2924/00
Abstract: A method of integrating a first substrate having a first surface with a first insulating material and a first contact structure with a second substrate having a second surface with a second insulating material and a second contact structure. The first insulating material is directly bonded to the second insulating material. A portion of the first substrate is removed to leave a remaining portion. A third substrate having a coefficient of thermal expansion (CTE) substantially the same as a CTE of the first substrate is bonded to the remaining portion. The bonded substrates are heated to facilitate electrical contact between the first and second contact structures. The third substrate is removed after heating to provided a bonded structure with reliable electrical contacts.
Abstract translation: 一种将具有第一表面的第一衬底与第一绝缘材料和第一接触结构与具有第二表面的第二衬底与第二绝缘材料和第二接触结构集成的方法。 第一绝缘材料直接接合到第二绝缘材料上。 去除第一衬底的一部分以留下剩余部分。 具有与第一基板的CTE基本相同的热膨胀系数(CTE)的第三基板被结合到剩余部分。 粘合的基底被加热以促进第一和第二接触结构之间的电接触。 在加热之后移除第三衬底以提供具有可靠电接触的接合结构。
-
3.
公开(公告)号:WO2006127163A2
公开(公告)日:2006-11-30
申请号:PCT/US2006/013851
申请日:2006-04-13
Applicant: TONG, Qin-Yi , FOUNTAIN, Gaius, Gillman, Jr.
Inventor: TONG, Qin-Yi , FOUNTAIN, Gaius, Gillman, Jr.
IPC: H01L21/30
CPC classification number: H01L21/76254
Abstract: A method for detachable bonding that forms an amorphous silicon layer, or a silicon oxide layer with a high hydrogen content, on an element such as a carrier substrate. A second element, such as a substrate, is bonded to the amorphous silicon layer or silicon oxide layer, and the second element may then have a portion removed. A third element, such as a host or carrier substrate, is bonded to the second element or to the remaining portion of the second element to form a bonded structure. The bonded structure is then heated to cause the first element to detach from the bonded structure.
Abstract translation: 在诸如载体衬底的元件上形成非晶硅层或具有高氢含量的氧化硅层的可分离接合方法。 诸如衬底的第二元件被结合到非晶硅层或氧化硅层,然后第二元件可以去除部分。 诸如主体或载体衬底的第三元件被结合到第二元件或第二元件的剩余部分以形成结合结构。 然后将接合结构加热以使第一元件从接合结构上分离。
-
-