SANDWICH SILICIDATION FOR FULLY SILICIDED GATE FORMATION
    4.
    发明申请
    SANDWICH SILICIDATION FOR FULLY SILICIDED GATE FORMATION 有权
    完全硅酸盐形成的三氯硅酸盐

    公开(公告)号:US20150162414A1

    公开(公告)日:2015-06-11

    申请号:US14097338

    申请日:2013-12-05

    Abstract: When forming field effect transistors, a common problem is the formation of a Schottky barrier at the interface between a metal thin film in the gate electrode and a semiconductor material, typically polysilicon, formed thereupon. Fully silicided gates are known in the state of the art which may overcome this problem. The claimed method proposes an improved fully silicided gate achieved by forming a gate structure including an additional metal layer between the metal gate layer and the gate semiconductor material. A silicidation process can then be optimized so as to form a lower metal silicide layer comprising the metal of the additional metal layer and an upper metal silicide layer forming an interface with the lower metal silicide layer.

    Abstract translation: 当形成场效应晶体管时,常见的问题是在栅电极中的金属薄膜与其上形成的半导体材料(通常为多晶硅)之间的界面处形成肖特基势垒。 完全硅化的门在现有技术中是已知的,这可以克服这个问题。 所要求保护的方法提出了通过在金属栅极层和栅极半导体材料之间形成包括附加金属层的栅极结构而实现的改进的全硅化栅。 然后可以优化硅化工艺,以便形成包含附加金属层的金属和形成与下金属硅化物层的界面的上金属硅化物层的下金属硅化物层。

    Sandwich silicidation for fully silicided gate formation
    6.
    发明授权
    Sandwich silicidation for fully silicided gate formation 有权
    用于完全硅化物形成的三明治硅化物

    公开(公告)号:US09236440B2

    公开(公告)日:2016-01-12

    申请号:US14097338

    申请日:2013-12-05

    Abstract: When forming field effect transistors, a common problem is the formation of a Schottky barrier at the interface between a metal thin film in the gate electrode and a semiconductor material, typically polysilicon, formed thereupon. Fully silicided gates are known in the state of the art which may overcome this problem. The claimed method proposes an improved fully silicided gate achieved by forming a gate structure including an additional metal layer between the metal gate layer and the gate semiconductor material. A silicidation process can then be optimized so as to form a lower metal silicide layer comprising the metal of the additional metal layer and an upper metal silicide layer forming an interface with the lower metal silicide layer.

    Abstract translation: 当形成场效应晶体管时,常见的问题是在栅电极中的金属薄膜与其上形成的半导体材料(通常为多晶硅)之间的界面处形成肖特基势垒。 完全硅化的门在现有技术中是已知的,这可以克服这个问题。 所要求保护的方法提出了通过在金属栅极层和栅极半导体材料之间形成包括附加金属层的栅极结构而实现的改进的全硅化栅。 然后可以优化硅化工艺,以便形成包含附加金属层的金属和形成与下金属硅化物层的界面的上金属硅化物层的下金属硅化物层。

    ENHANCED DEVICE RELIABILITY OF A SEMICONDUCTOR DEVICE BY PROVIDING SUPERIOR PROCESS CONDITIONS IN HIGH-K FILM GROWTH
    7.
    发明申请
    ENHANCED DEVICE RELIABILITY OF A SEMICONDUCTOR DEVICE BY PROVIDING SUPERIOR PROCESS CONDITIONS IN HIGH-K FILM GROWTH 审中-公开
    通过在高K膜生长中提供高级工艺条件来提高半导体器件的器件可靠性

    公开(公告)号:US20130280873A1

    公开(公告)日:2013-10-24

    申请号:US13793401

    申请日:2013-03-11

    Abstract: When forming sophisticated circuit elements, such as transistors, capacitors and the like, using a combination of a conventional dielectric material and a high-k dielectric material, superior performance and reliability may be achieved by forming a hafnium oxide-based high-k dielectric material on a conventional dielectric layer with a preceding surface treatment, for instance using APM at room temperature. In this manner, sophisticated transistors of superior performance and with improved uniformity of threshold voltage characteristics may be obtained, while also premature failure due to dielectric breakdown, hot carrier injection and the like may be reduced.

    Abstract translation: 当形成诸如晶体管,电容器等的复杂电路元件时,通过使用常规电介质材料和高k电介质材料的组合,可以通过形成基于氧化铪的高k电介质材料来实现优异的性能和可靠性 在具有前面表面处理的常规电介质层上,例如在室温下使用APM。 以这种方式,可以获得具有优异性能并具有改善的阈值电压特性均匀性的复杂晶体管,同时由于介电击穿,热载流子注入等而导致的过早故障也可能被降低。

Patent Agency Ranking